# I/O Flash USB MCU with SPI ## HT68FB540/HT68FB550/HT68FB560 Revision: V2.00 Date: May 16, 2023 www.holtek.com ## **Table of Contents** | Features | 6 | |----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------| | CPU Features | | | Peripheral Features | 6 | | Development Tools | 7 | | General Description | 7 | | Selection Table | 8 | | Block Diagram | 8 | | Pin Assignment | 9 | | Pin Description | 11 | | Absolute Maximum Ratings | 17 | | D.C. Characteristics | 17 | | A.C. Characteristics | 19 | | LVD & LVR Electrical Characteristics | 20 | | Power on Reset Electrical Characteristics | 20 | | System Architecture | 21 | | Clocking and Pipelining | | | Program Counter | 22 | | Stack | 22 | | Arithmetic and Logic Unit – ALU | 23 | | Flash Program Memory | 23 | | Structure | | | Special Vectors | 24 | | Look-up Table | 24 | | | 24 | | Table Program Example | | | In System Programming – ISP | | | In System Programming – ISPFlash Memory Read/Write Page Size | 25 | | In System Programming – ISP<br>Flash Memory Read/Write Page Size<br>ISP Bootloader | 25<br>27 | | In System Programming – ISP<br>Flash Memory Read/Write Page Size<br>ISP Bootloader<br>Flash Program Memory Registers | 25<br>27 | | In System Programming – ISP Flash Memory Read/Write Page Size ISP Bootloader Flash Program Memory Registers In Application Program – IAP | 25<br>27<br>27 | | In System Programming – ISP Flash Memory Read/Write Page Size ISP Bootloader Flash Program Memory Registers In Application Program – IAP In Circuit Programming – ICP | | | In System Programming – ISP Look-up Table Registers – TBLP, TBHP, TBLH | 42 | |------------------------------------------------|------------| | Status Register – STATUS | 43 | | Oscillator | <b>4</b> 4 | | Oscillator Overview | 44 | | System Clock Configurations | 44 | | External Crystal Oscillator – HXT | 45 | | Internal PLL Frequency Generator | 46 | | Internal RC Oscillator – HIRC | 48 | | Internal 32kHz Oscillator – LIRC | 48 | | Supplementary Internal Clocks | 48 | | Operating Modes and System Clocks | | | System Operation Modes | | | Control Register | | | Fast Wake-up | | | Operating Mode Switching and Wake-up | | | Standby Current Considerations | | | Wake-up | | | Programming Considerations | | | | | | Watchdog Timer Clock Source | | | Watchdog Timer Control Register | | | Watchdog Timer Operation | | | Reset and Initialisation | | | Reset Overview | | | Reset Functions | | | Reset Initial Conditions | | | Input/Output Ports | | | Pull-high Resistors | | | Port Wake-up | | | Port A Wake-up Polarity Control Register | | | I/O Port Control Registers | 77 | | Port A , Port D Power Source Control Registers | 78 | | I/O Pin Structures | 80 | | Programming Considerations | 80 | | Timer Modules – TM | 81 | | Introduction | 81 | | TM Operation | 81 | | TM Clock Source | 82 | | TM Interrupts | 82 | | TM External Pins | 82 | | TM Input/Output Pin Control Registers | 82 | | Programming Considerations | 86 | | Compact Type TM – CTM | | |-------------------------------------------------------|-----| | Compact TM Operation | | | Compact Type TM Register Description | 87 | | Compact Type TM Operating Modes | 92 | | Compare Match Output Mode | 92 | | Timer/Counter Mode | 95 | | PWM Output Mode | 95 | | Standard Type TM - STM | 98 | | Standard TM Operation | 98 | | Standard Type TM Register Description | 98 | | Standard Type TM Operating Modes | 106 | | Compare Output Mode | 106 | | Timer/Counter Mode | 107 | | Timer/Counter Mode | 109 | | PWM Output Mode | 109 | | Single Pulse Mode | 112 | | Capture Input Mode | 114 | | Serial Interface Module – SIM | 116 | | SPI Interface | | | SPI Interface Operation | 116 | | SPI Registers | 117 | | SPI Communication | 120 | | SPI Bus Enable/Disable | 122 | | SPI Operation | 122 | | Error Detection | 124 | | I <sup>2</sup> C Interface | 124 | | I <sup>2</sup> C Bus Communication | 129 | | I <sup>2</sup> C Bus Start Signal | 130 | | I <sup>2</sup> C Bus Slave Address | 130 | | I <sup>2</sup> C Bus Read/Write Signal | 131 | | I <sup>2</sup> C Bus Slave Address Acknowledge Signal | 131 | | I <sup>2</sup> C Bus Data and Acknowledge Signal | 131 | | I <sup>2</sup> C Time Out Function | 133 | | Serial Interface – SPIA | 134 | | SPIA Interface Operation | | | SPIA Registers | | | SPIA Communication | | | SPIA Bus Enable/Disable | | | SPIA Operation | | | Error Detection | | | | | | Peripheral Clock Output Peripheral Clock Operation | | | 1 OTIPITOTAL CIOCK OPERALIOIT | | | Interrupts | 143 | |---------------------------------------------------------|-----| | Interrupt Registers | 143 | | Interrupt Operation | 147 | | External Interrupt | 148 | | USB Interrupt | 149 | | Serial Interface Module Interrupts – SIM Interrupt | 149 | | Serial Peripheral Interface Interrupt – SPIA Interrupt | 149 | | LVD Interrupt | 149 | | Multi-function Interrupt | 149 | | TM Interrupts | 150 | | Interrupt Wake-up Function | 150 | | Programming Considerations | 150 | | Low Voltage Detector – LVD | 151 | | LVD Register | | | LVD Operation | 152 | | USB Interface | 152 | | Power Plane | | | USB Suspend Wake-Up Remote Wake-Up | 153 | | USB Interface Operation | 153 | | USB Interface Registers | 154 | | Configuration Options | 171 | | Application Circuits | 172 | | Instruction Set | 173 | | Introduction | | | Instruction Timing | 173 | | Moving and Transferring Data | 173 | | Arithmetic Operations | 173 | | Logical and Rotate Operations | 174 | | Branches and Control Transfer | 174 | | Bit Operations | 174 | | Table Read Operations | 174 | | Other Operations | 174 | | Instruction Set Summary | 175 | | Instruction Definition | 177 | | Package Information | 186 | | 20-pin SSOP (150mil) Outline Dimensions | | | 24-pin SSOP (150mil) Outline Dimensions | 188 | | 28-pin SSOP (150mil) Outline Dimensions | 189 | | SAW Type 20-pin QFN (4mm×4mm×0.75mm) Outline Dimensions | 190 | | 48-pin LQFP (7mm×7mm) Outline Dimensions | 191 | Note that the HT68FB540 device, although mentioned in this datasheet, has already been phased out and is presently no longer available. #### **Features** #### **CPU Features** - · Operating voltage - V<sub>DD</sub>(MCU) - $-f_{SYS} = 4MHz/6MHz: 2.2V \sim 5.5V$ - $-f_{SYS}$ = 12MHz: 2.7V~5.5V - V<sub>DD</sub>(USB mode) - $-f_{SYS} = 6MHz/12MHz: 3.3V \sim 5.5V$ - $f_{SYS} = 16MHz: 4.5V \sim 5.5V$ - Up to $0.25\mu s$ instruction cycle with 16MHz system clock at $V_{DD}=5V$ - Power down and wake-up functions to reduce power consumption - · Three oscillators: - · External Crystal HXT - Internal RC HIRC - Internal 32kHz RC LIRC - · Multi-mode operation: NORMAL, SLOW, IDLE and SLEEP - 2 Compact type 10-bit Timer Module CTM - 1 Standard type 10-bit Timer Module STM - 1 Standard type 16-bit Timer Module STM - · All instructions executed in one or two instruction cycles - Table read instructions - 62 powerful instructions - Up to 12-level subroutine nesting - · Bit manipulation instruction #### **Peripheral Features** - Flash Program Memory: $4K\times16\sim16K\times16$ - RAM Data Memory: 256×8~768×8 - USB 2.0 Full Speed compatible - Up to 8 endpoints supported including endpoint 0 - All endpoints except endpoint 0 can support interrupt and bulk transfer - All endpoints except endpoint 0 can be configured as 8, 16, 32, 64 bytes FIFO size - Endpoint 0 support control transfer - Endpoint 0 has 8 byte FIFO - Support 3.3V LDO and internal UDP 1.5K ohm pull-up resistor - Internal 12MHz RC OSC with 0.25% accuracy for all USB modes - · Watchdog Timer function - Up to 37 bidirectional I/O lines - · Dual pin-shared external interrupts Rev. 2.00 6 May 16, 2023 - Multiple Timer Modules for time measurement, input capture, compare match output or PWM output or single pulse output function - Serial Interface Modules with Dual SPI and I<sup>2</sup>C interfaces - Single Serial Peripheral Interface SPIA - · Low voltage reset function - · Low voltage detect function - · Wide range of available package types - Flash program memory can be re-programmed up to 10,000 times - Flash program memory data retenton > 10 years - Support In System Programming function ISP ## **Development Tools** For rapid product development and to simplify device parameter setting, Holtek has provided relevant development tools which users can download from the following link: https://www.holtek.com/esk66fb-200 ## **General Description** The HT68FB540, HT68FB550 and HT68FB560 are Flash Memory I/O with USB type 8-bit high performance RISC architecture microcontrollers, designed for applications that interface directly to which require an USB interface. Offering users the convenience of Flash Memory multiprogramming features, these devices also include a wide range of functions and features. Other memory includes an area of RAM Data Memory. Multiple and extremely flexible Timer Modules provide timing, pulse generation and PWM generation functions. Communication with the outside world is catered for by including fully integrated SPI, I<sup>2</sup>C and USB interface functions, three popular interfaces which provide designers with a means of easy communication with external peripheral hardware. Protective features such as an internal Watchdog Timer, Low Voltage Reset and Low Voltage Detector coupled with excellent noise immunity and ESD protection ensure that reliable operation is maintained in hostile electrical environments. The external interrupt can be triggered with falling edges or both falling and rising edges. A full choice of three oscillator functions are provided including two fully integrated system oscillators which requires no external components for their implementation. The ability to operate and switch dynamically between a range of operating modes using different clock sources gives users the ability to optimize microcontroller operation and minimize power consumption. The inclusion of flexible I/O programming features along with many other features ensure that the devices will find specific excellent use in a wide range of application possibilities such as motor driving, industrial control, consumer products, subsystem controllers, etc. The devices are fully supported by the Holtek range of fully functional development and programming tools, providing a means for fast and efficient product development cycles. Rev. 2.00 7 May 16, 2023 ## **Selection Table** Most features are common to all devices, the main feature distinguishing them are Program Memory capacity, I/O count, stack capacity and package types. The following table summarises the main features of each device. | Part No. | VDD | Program<br>Memory | Data<br>Memory | I/O | Ext.<br>Interrupt | Timer<br>Module | SIM<br>(SPI/I <sup>2</sup> C) | SPI | Stack | Package | | | | | | | | | | | |-----------|---------------|-------------------|----------------|-----|-------------------|-----------------|-------------------------------|-----|-------|--------------------|--|--|--|--|--|--------------|--|--|--|--| | | 2.2V~ | | | | | 10-bit CTM×2 | | | | 20QFN | | | | | | | | | | | | HT68FB540 | 5.5V | 4K×16 | 256×8 | 17 | 2 | 10-bit STM×1 | $\checkmark$ | √ | 8 | 20QFN<br>20/24SSOP | | | | | | | | | | | | | 0.01 | | | | | 16-bit STM×1 | | | | 20/210001 | | | | | | | | | | | | | | | | | | 10-bit CTM×2 | | | | | | | | | | | | | | | | HT68FB550 | 2.2V~<br>5.5V | 8K×16 | 512×8 | 25 | 2 | 10-bit STM×1 | $\checkmark$ | √ | 8 | 24/28SSOP | | | | | | | | | | | | | 0.0 V | | | | | | | | | | | | | | | 16-bit STM×1 | | | | | | | | | | | | 10-bit CTM×2 | | | | | | | | | | | | | | | | HT68FB560 | 2.2V~<br>5.5V | 16K×16 | 768×8 | 37 | 2 | 10-bit STM×1 | $\checkmark$ | √ | 12 | 28SSOP<br>48LQFP | | | | | | | | | | | | | J.JV | | | | | 16-bit STM×1 | | | | TOLOTT | | | | | | | | | | | ## **Block Diagram** Rev. 2.00 8 May 16, 2023 ## **Pin Assignment** Note: 1. If the pin-shared pin functions have multiple outputs simultaneously, its pin names at the right side of the "/"sign can be used for higher priority. - The OCDSDA and OCDSCK pins are supplied for the OCDS dedicated pins and as such only available for the HT68VB540/550/560 device which is the OCDS EV chip for the HT68FB540/550/560 device. - 3. For the less pin count package type there will be unbounded pins which should be properly configured to avoid unwanted power consumption resulting from floating input conditions. Refer to the "Standby Current Considerations" and "Input/Output Ports" sections. Rev. 2.00 10 May 16, 2023 ## **Pin Description** The pins on these devices can be referenced by their Port name, e.g. PA.0, PA.1 etc, which refer to the digital I/O function of the pins. However these Port pins are also shared with other function such as the Serial Port pins etc. The function of each pin is listed in the following table, however the details behind how each pin is configured is contained in other sections of the datasheet. ### HT68FB540 | Pin Name | Function | ОРТ | I/T | O/T | Description | |---------------------|----------|--------------|-----|---------|---------------------------------------------------------------| | | PA0 | PAPU<br>PAWU | ST | CMOS | General purpose I/O. Register enabled pull-up and wake-up. | | PA0/TCK1/<br>OCDSDA | TCK1 | _ | ST | _ | TM1 input | | OCDSDA | OCDSDA | _ | ST | CMOS | Debug Data I/O in On-Chip Debug Support mode for OCDS EV only | | PA1/TP2 1/ | PA1 | PAPU<br>PAWU | ST | CMOS | General purpose I/O. Register enabled pull-up and wake-up. | | OSC1 | TP2_1 | TMPC1 | ST | CMOS | TM2 I/O | | | OSC1 | — HXT | _ | HXT pin | | | PA2/TP3 1/ | PA2 | PAPU<br>PAWU | ST | CMOS | General purpose I/O. Register enabled pull-up and wake-up. | | OSC2 | TP3_1 | TMPC1 | ST | CMOS | TM3 I/O | | | OSC2 | _ | _ | HXT | HXT pin | | PA3/TCK2 | PA3 | PAPU<br>PAWU | ST | CMOS | General purpose I/O. Register enabled pull-up and wake-up. | | | TCK2 | _ | ST | _ | TM2 input | | PA4/SDOA/<br>TP0_0 | PA4 | PAPU<br>PAWU | ST | CMOS | General purpose I/O. Register enabled pull-up and wake-up. | | | SDOA | _ | _ | CMOS | SPIA Data output | | | TP0_0 | TMPC0 | ST | CMOS | TM0 I/O | | PA5/SDIA/ | PA5 | PAPU<br>PAWU | ST | CMOS | General purpose I/O. Register enabled pull-up and wake-up. | | TP1_0 | SDIA | _ | ST | _ | SPIA Data input | | | TP1_0 | TMPC0 | ST | CMOS | TM1 I/O | | PA6/TCK0/ | PA6 | PAPU<br>PAWU | ST | CMOS | General purpose I/O. Register enabled pull-up and wake-up. | | SCKA | TCK0 | | ST | _ | TM0 input | | | SCKA | _ | ST | NMOS | SPIA Serial Clock | | DA 7//NITO/000A | PA7 | PAPU<br>PAWU | ST | CMOS | General purpose I/O. Register enabled pull-up and wake-up. | | PA7/INT0/SCSA | INT0 | | ST | _ | External interrupt 0 | | | SCSA | _ | ST | CMOS | SPIA Slave select | | | PB0 | PXPU<br>PXWU | ST | CMOS | General purpose I/O. Register enabled pull-up and wake-up. | | PB0/SDO/SDA | SDO | _ | _ | CMOS | SPI Data output | | | SDA | | ST | NMOS | I <sup>2</sup> C Data | | DD4/6D1/601 | PB1 | PXPU<br>PXWU | ST | CMOS | General purpose I/O. Register enabled pull-up and wake-up. | | PB1/SDI/SCL | SDI | _ | ST | _ | SPI Data input | | | SCL | _ | ST | NMOS | I <sup>2</sup> C Clock | | Pin Name | Function | ОРТ | I/T | O/T | Description | |----------------------|----------|--------------|-----|------|------------------------------------------------------------------| | | PB2 | PXPU<br>PXWU | ST | CMOS | General purpose I/O. Register enabled pull-up and wake-up. | | PB2/TCK3/SCK | TCK3 | TMPC1 | ST | _ | TM3 input | | | SCK | _ | ST | CMOS | SPI Serial Clock | | | PB3 | PXPU<br>PXWU | ST | CMOS | General purpose I/O. Register enabled pull-up and wake-up. | | PB3/SCS/TP1_1 | SCS | _ | ST | CMOS | SPI Slave select | | | TP1_1 | TMPC0 | ST | CMOS | TM1 I/O | | PB4/TP0 1 | PB4 | PXPU<br>PXWU | ST | CMOS | General purpose I/O. Register enabled pull-up and wake-up. | | _ | TP0_1 | TMPC0 | ST | CMOS | TM0 I/O | | DDF/DOL//TD0_0 | PB5 | PXPU<br>PXWU | ST | CMOS | General purpose I/O. Register enabled pull-up and wake-up. | | PB5/PCK/TP3_0 | PCK | | _ | CMOS | Peripheral output clock | | | TP3_0 | TMPC1 | ST | CMOS | TM3 I/O | | | PB6 | PXPU<br>PXWU | ST | CMOS | General purpose I/O. Register enabled pull-up and wake-up. | | PB6/INT1/TP2_0 | INT1 | _ | ST | _ | External interrupt 1 | | | TP2_0 | TMPC1 | ST | CMOS | TM2 I/O | | PE0/VDDIO | PE0 | PXPU<br>PXWU | ST | CMOS | General purpose I/O. Register enabled pull-up and wake-up. | | | VDDIO | _ | PWR | _ | PA external power input | | | VDD | _ | PWR | _ | Power supply | | VDD/PE1/UBUS | PE1 | _ | ST | _ | General purpose I/O, Input pin | | | UBUS | | PWR | _ | USB SIE VDD | | PE2 | PE2 | PXPU<br>PXWU | ST | CMOS | General purpose I/O. Register enabled pull-up and wake-up. | | | RES | | ST | _ | Reset input | | RES/OCDSCK/<br>ICPCK | OCDSCK | _ | ST | _ | Debug clock input in On-Chip Debug Support mode for OCDS EV only | | | ICPCK | _ | ST | _ | ICP clock | | LIDAL/ODIOS/ | UDN | _ | ST | CMOS | USB UDN line | | UDN/GPIO0/<br>ICPDA | GPIO0 | | ST | CMOS | General purpose I/O | | I CI DA | ICPDA | _ | ST | CMOS | ICP data/address | | UDP/GPIO1 | UDP | | ST | CMOS | USB UDP line | | ODF/GFIOT | GPIO1 | _ | ST | CMOS | General purpose I/O | | VSS | VSS | | PWR | _ | Ground | | V33O | V33O | | _ | PWR | 3.3V regulator output | | HVDD | HVDD | _ | PWR | _ | HIRC oscillator Positive Power supply. | Note: I/T: Input type O/T: Output type OPT: Optional by configuration option (CO) or register option PWR: Power CO: Configuration option ST: Schmitt Trigger input CMOS: CMOS output HXT: High frequency crystal oscillator Where devices exist in more than one package type the table reflects the situation for the package with the largest number of pins. For this reason not all pins described in the table may exist on all package types. Rev. 2.00 12 May 16, 2023 ## HT68FB550 | Din Nama | Function | OPT | I/T | O/T | Description | |-------------|----------|--------------|-----|------|---------------------------------------------------------------| | Pin Name | Function | | I/T | 0/1 | Description | | PA0/TCK1/ | PA0 | PAPU<br>PAWU | ST | CMOS | General purpose I/O. Register enabled pull-up and wake-up. | | OCDSDA | TCK1 | _ | ST | _ | TM1 input | | | OCDSDA | _ | ST | CMOS | Debug Data I/O in On-Chip Debug Support mode for OCDS EV only | | PA1/TP2 1/ | PA1 | PAPU<br>PAWU | ST | CMOS | General purpose I/O. Register enabled pull-up and wake-up | | OSC1 | TP2_1 | TMPC1 | ST | CMOS | TM2 I/O | | | OSC1 | _ | HXT | _ | HXT pin | | PA2/TP3 1/ | PA2 | PAPU<br>PAWU | ST | CMOS | General purpose I/O. Register enabled pull-up and wake-up. | | OSC2 | TP3_1 | TMPC1 | ST | CMOS | TM3 I/O | | | OSC2 | _ | _ | HXT | HXT pin | | PA3/TCK2 | PA3 | PAPU<br>PAWU | ST | CMOS | General purpose I/O. Register enabled pull-up and wake-up. | | | TCK2 | _ | ST | _ | TM2 input | | PA4/SDOA/ | PA4 | PAPU<br>PAWU | ST | CMOS | General purpose I/O. Register enabled pull-up and wake-up. | | TP0_0 SDOA | SDOA | _ | _ | CMOS | SPIA Data output | | | TP0_0 | TMPC0 | ST | CMOS | TM0 I/O | | PA5/SDIA/ | PA5 | PAPU<br>PAWU | ST | CMOS | General purpose I/O. Register enabled pull-up and wake-up. | | TP1_0 | SDIA | _ | ST | _ | SPIA Data input | | | TP1_0 | TMPC0 | ST | CMOS | TM1 I/O | | PA6/TCK0/ | PA6 | PAPU<br>PAWU | ST | CMOS | General purpose I/O. Register enabled pull-up and wake-up. | | SCKA | TCK0 | _ | ST | _ | TM0 input | | | SCKA | _ | ST | NMOS | SPIA Serial Clock | | PA7/INT0/ | PA7 | PAPU<br>PAWU | ST | CMOS | General purpose I/O. Register enabled pull-up and wake-up. | | SCSA | INT0 | _ | ST | _ | External interrupt 0 | | | SCSA | _ | ST | CMOS | SPIA Slave select | | PB0/SDO/ | PB0 | PXPU<br>PXWU | ST | CMOS | General purpose I/O. Register enabled pull-up and wake-up. | | SDA | SDO | _ | _ | CMOS | SPI Data output | | | SDA | _ | ST | NMOS | I <sup>2</sup> C Data | | | PB1 | PXPU<br>PXWU | ST | CMOS | General purpose I/O. Register enabled pull-up and wake-up. | | PB1/SDI/SCL | SDI | _ | ST | _ | SPI Data input | | | SCL | _ | ST | NMOS | I <sup>2</sup> C Clock | | PB2/TCK3/ | PB2 | PXPU<br>PXWU | ST | CMOS | General purpose I/O. Register enabled pull-up and wake-up. | | SCK | TCK3 | TMPC1 | ST | | TM3 input | | | SCK | _ | ST | CMOS | SPI Serial Clock | | PB3/SCS/ | PB3 | PXPU<br>PXWU | ST | CMOS | General purpose I/O. Register enabled pull-up and wake-up. | | TP1_1 | SCS | _ | ST | CMOS | SPI Slave select | | | TP1_1 | TMPC0 | ST | CMOS | TM1 I/O | | | | | | | l . | | Pin Name | Function | OPT | I/T | O/T | Description | |--------------------------|----------|--------------|-----|------|------------------------------------------------------------------| | PB4/TP0 1 | PB4 | PXPU<br>PXWU | ST | CMOS | General purpose I/O. Register enabled pull-up and wake-up. | | _ | TP0_1 | TMPC0 | ST | CMOS | TM0 I/O | | PB5/PCK/ | PB5 | PXPU<br>PXWU | ST | CMOS | General purpose I/O. Register enabled pull-up and wake-up. | | TP3_0 | PCK | _ | _ | CMOS | Peripheral output clock. | | | TP3_0 | TMPC1 | ST | CMOS | TM3 I/O | | PB6/ INT1/ | PB6 | PXPU<br>PXWU | ST | CMOS | General purpose I/O. Register enabled pull-up and wake-up. | | TP2_0 | INT1 | _ | ST | _ | External interrupt 1 | | | TP2_0 | TMPC1 | ST | CMOS | TM2 I/O | | PD0~PD7 | PD0~PD7 | PXPU<br>PXWU | ST | CMOS | General purpose I/O. Register enabled pull-up and wake-up. | | PE0/VDDIO | PE0 | PXPU<br>PXWU | ST | CMOS | General purpose I/O. Register enabled pull-up and wake-up. | | | VDDIO | _ | PWR | _ | PA, PD4~PD7 external power input. | | | VDD | _ | PWR | _ | Power supply | | VDD/PE1/<br>UBUS | PE1 | _ | ST | _ | General purpose I/O, Input pin | | ОВОО | UBUS | _ | PWR | _ | USB SIE VDD | | PE2 | PE2 | PXPU<br>PXWU | ST | CMOS | General purpose I/O. Register enabled pull-up and wake-up. | | | RES | _ | ST | _ | Reset input | | RES/<br>OCDSCK/<br>ICPCK | OCDSCK | _ | ST | _ | Debug clock input in On-Chip Debug Support mode for OCDS EV only | | TOT OIL | ICPCK | _ | ST | _ | ICP clock | | | UDN | _ | ST | CMOS | USB UDN line. | | UDN/GPIO0/<br>ICPDA | GPIO0 | _ | ST | CMOS | General purpose I/O | | ICI DA | ICPDA | _ | ST | CMOS | ICP data/address | | UDP/GPIO1 | UDP | _ | ST | CMOS | USB UDP line | | UDP/GPIUT | GPIO1 | _ | ST | CMOS | General purpose I/O | | VSS | VSS | _ | PWR | _ | Ground | | V33O | V33O | _ | _ | PWR | 3.3V regulator output | | HVDD | HVDD | _ | PWR | _ | HIRC oscillator Positive Power supply. | Note: I/T: Input type OPT: Optional by configuration option (CO) or register option PWR: Power CO: Configuration option ST: Schmitt Trigger input CMOS: CMOS output HXT: High frequency crystal oscillator Where devices exist in more than one package type the table reflects the situation for the package with the largest number of pins. For this reason not all pins described in the table may exist on all package types. Rev. 2.00 14 May 16, 2023 ## HT68FB560 | Pin Name | Function | OPT | I/T | O/T | Description | |---------------------|----------|--------------|-----|------|---------------------------------------------------------------| | | PA0 | PAPU<br>PAWU | ST | CMOS | General purpose I/O. Register enabled pull-up and wake-up. | | PA0/TCK1/<br>OCDSDA | TCK1 | _ | ST | _ | TM1 input | | | OCDSDA | _ | ST | CMOS | Debug Data I/O in On-Chip Debug Support mode for OCDS EV only | | PA1/TP2 1/ | PA1 | PAPU<br>PAWU | ST | CMOS | General purpose I/O. Register enabled pull-up and wake-up. | | OSC1 | TP2_1 | TMPC1 | ST | CMOS | TM2 I/O | | | OSC1 | _ | HXT | _ | HXT pin | | PA2/TP3 1/ | PA2 | PAPU<br>PAWU | ST | CMOS | General purpose I/O. Register enabled pull-up and wake-up. | | OSC2 | TP3_1 | TMPC1 | ST | CMOS | TM3 I/O | | | OSC2 | _ | _ | HXT | HXT pin | | PA3/TCK2 | PA3 | PAPU<br>PAWU | ST | CMOS | General purpose I/O. Register enabled pull-up and wake-up. | | | TCK2 | _ | ST | _ | TM2 input | | PA4/SDOA/ | PA4 | PAPU<br>PAWU | ST | CMOS | General purpose I/O. Register enabled pull-up and wake-up. | | TP0_0 | SDOA | _ | _ | CMOS | SPIA Data output | | | TP0_0 | TMPC0 | ST | CMOS | TM0 I/O | | PA5/SDIA/<br>TP1_0 | PA5 | PAPU<br>PAWU | ST | CMOS | General purpose I/O. Register enabled pull-up and wake-up. | | | SDIA | _ | ST | _ | SPIA Data input | | | TP1_0 | TMPC0 | ST | CMOS | TM1 I/O | | PA6/TCK0/ | PA6 | PAPU<br>PAWU | ST | CMOS | General purpose I/O. Register enabled pull-up and wake-up. | | SCKA | TCK0 | _ | ST | _ | TM0 input | | | SCKA | _ | ST | NMOS | SPIA Serial Clock | | PA7/INT0/ | PA7 | PAPU<br>PAWU | ST | CMOS | General purpose I/O. Register enabled pull-up and wake-up. | | SCSA | INT0 | _ | ST | _ | External interrupt 0 | | | SCSA | _ | ST | CMOS | SPIA Slave select | | | PB0 | PXPU<br>PXWU | ST | CMOS | General purpose I/O. Register enabled pull-up and wake-up. | | PB0/SDO/SDA | SDO | _ | _ | CMOS | SPI Data output | | | SDA | _ | ST | NMOS | I <sup>2</sup> C Data | | | PB1 | PXPU<br>PXWU | ST | CMOS | General purpose I/O. Register enabled pull-up and wake-up. | | PB1/SDI/SCL | SDI | _ | ST | _ | SPI Data input | | | SCL | _ | ST | NMOS | I <sup>2</sup> C Clock | | PB2/TCK3/ | PB2 | PXPU<br>PXWU | ST | CMOS | General purpose I/O. Register enabled pull-up and wake-up. | | SCK | TCK3 | TMPC1 | ST | | TM3 input | | | SCK | _ | ST | CMOS | SPI Serial Clock | | PB3/SCS/ | PB3 | PXPU<br>PXWU | ST | CMOS | General purpose I/O. Register enabled pull-up and wake-up. | | TP1_1 | SCS | _ | ST | CMOS | SPI Slave select | | | TP1_1 | TMPC0 | ST | CMOS | TM1 I/O | | Pin Name | Function | OPT | I/T | O/T | Description | |---------------------|----------|--------------|-----|------|------------------------------------------------------------------| | PB4/TP0 1 | PB4 | PXPU<br>PXWU | ST | CMOS | General purpose I/O. Register enabled pull-up and wake-up. | | | TP0 1 | TMPC0 | ST | CMOS | TM0 I/O | | PB5/PCK/ | PB5 | PXPU<br>PXWU | ST | CMOS | General purpose I/O. Register enabled pull-up and wake-up. | | TP3_0 | PCK | _ | _ | CMOS | Peripheral output clock | | | TP3_0 | TMPC1 | ST | CMOS | TM3 I/O | | PB6/INT1/ | PB6 | PXPU<br>PXWU | ST | CMOS | General purpose I/O. Register enabled pull-up and wake-up. | | TP2_0 | INT1 | _ | ST | _ | External interrupt 1 | | | TP2_0 | TMPC1 | ST | CMOS | TM2 I/O | | PB7 | PB7 | PXPU<br>PXWU | ST | CMOS | General purpose I/O. Register enabled pull-up and wake-up. | | PC0~PC7 | PC0~PC7 | PXPU<br>PXWU | ST | CMOS | General purpose I/O. Register enabled pull-up and wake-up. | | PD0~PD7 | PD0~PD7 | PXPU<br>PXWU | ST | CMOS | General purpose I/O. Register enabled pull-up and wake-up. | | PE0/VDDIO | PE0 | PXPU<br>PXWU | ST | CMOS | General purpose I/O. Register enabled pull-up and wake-up. | | | VDDIO | _ | PWR | _ | PA, PD4~PD7 external power input | | | VDD | _ | PWR | _ | Power supply. | | VDD/PE1/<br>UBUS | PE1 | _ | ST | _ | General purpose I/O, Input pin | | 0603 | UBUS | _ | PWR | _ | USB SIE VDD | | PE2~PE5 | PE2~PE5 | PXPU<br>PXWU | ST | CMOS | General purpose I/O. Register enabled pull-up and wake-up. | | | RES | _ | ST | _ | Reset input | | RES/OCDSCK/ | OCDSCK | _ | ST | _ | Debug clock input in On-Chip Debug Support mode for OCDS EV only | | | ICPCK | _ | ST | _ | ICP clock | | | UDN | _ | ST | CMOS | USB UDN line | | UDN/GPIO0/<br>ICPDA | GPIO0 | _ | ST | CMOS | General purpose I/O | | ICPDA | ICPDA | _ | ST | CMOS | ICP data/address | | LIDD/ODIO4 | UDP | _ | ST | CMOS | USB UDP line | | UDP/GPIO1 | GPIO1 | _ | ST | CMOS | General purpose I/O | | VSS | VSS | _ | PWR | _ | Ground | | V33O | V33O | _ | _ | PWR | 3.3V regulator output | | HVDD | HVDD | _ | PWR | _ | HIRC oscillator Positive Power supply | Note: I/T: Input type O/T: Output type OPT: Optional by configuration option (CO) or register option PWR: Power CO: Configuration option ST: Schmitt Trigger input CMOS: CMOS output HXT: High frequency crystal oscillator Where devices exist in more than one package type the table reflects the situation for the package with the largest number of pins. For this reason not all pins described in the table may exist on all package types. Rev. 2.00 16 May 16, 2023 ## **Absolute Maximum Ratings** | Supply Voltage | $V_{SS}$ -0.3V to $V_{SS}$ +6.0V | |-------------------------|----------------------------------| | Input Voltage | $V_{SS}$ -0.3V to $V_{DD}$ +0.3V | | I <sub>OL</sub> Total | 150mA | | Total Power Dissipation | 500mW | | Storage Temperature | -60°C to 150°C | | Operating Temperature | -40°C to 85°C | | I <sub>OH</sub> Total | 100mA | Note: These are stress ratings only. Stresses exceeding the range specified under "Absolute Maximum Ratings" may cause substantial damage to the device. Functional operation of this device at other conditions beyond those listed in the specification is not implied and prolonged exposure to extreme conditions may affect device reliability. ## D.C. Characteristics Ta=25°C | Complete L | Parameter | | Test Conditions | Min. | T | Man | Unit | |-------------------|-----------------------------------------------------------------------------------------------------------|-----------------|----------------------------------------------------------------------------|-------|------|------|------| | Symbol | Parameter | V <sub>DD</sub> | Conditions | wiin. | Тур. | Max. | Unit | | | | | f <sub>SYS</sub> =4MHz | 2.2 | _ | 5.5 | V | | | On and the many lates are | | f <sub>SYS</sub> =6MHz | 2.2 | _ | 5.5 | V | | $V_{\text{DD1}}$ | Operating Voltage<br>(Crystal OSC) | _ | f <sub>SYS</sub> =8MHz | 2.2 | _ | 5.5 | V | | | (Orystal OOO) | | f <sub>SYS</sub> =12MHz | 2.7 | _ | 5.5 | V | | | | | f <sub>SYS</sub> =16MHz | 4.5 | _ | 5.5 | V | | $V_{DD2}$ | Operating Voltage (High Frequency Internal RC OSC) | _ | f <sub>SYS</sub> =12MHz | 2.7 | _ | 5.5 | V | | | | 3V | No local for ANNI - NADT consists | _ | 0.8 | 1.5 | mA | | | | 5V | No load, f <sub>H</sub> =4MHz, WDT enable | _ | 1.8 | 4.0 | mA | | | Operating Current<br>(Crystal OSC, f <sub>SYS</sub> =f <sub>H</sub> , f <sub>S</sub> =f <sub>LIRC</sub> ) | 3V | No local for CMULE MADE and the | _ | 1.0 | 2.0 | mA | | | | 5V | No load, f <sub>H</sub> =6MHz, WDT enable | _ | 2.5 | 5.0 | mA | | I <sub>DD1</sub> | | 3V | No local for ONALL MOT consists | _ | 1.3 | 3.0 | mA | | | | 5V | No load, f <sub>H</sub> =8MHz, WDT enable | _ | 3.0 | 5.5 | mA | | | | 3V | No load 6 -40MHz WDT arable | _ | 2.0 | 4.0 | mA | | | | 5V | No load, f <sub>H</sub> =12MHz, WDT enable | _ | 4.0 | 7.0 | mA | | | Operating Current | 3V | No load 6 -40MHz WDT arable | _ | 2.0 | 4.0 | mA | | I <sub>DD2</sub> | (HIRC OSC, f <sub>SYS</sub> =f <sub>H</sub> , f <sub>S</sub> =f <sub>LIRC</sub> ) | 5V | No load, f <sub>H</sub> =12MHz, WDT enable | _ | 4.0 | 7.0 | mA | | | Operating Current | 3V | No load, ADC off, f <sub>LIRC</sub> =32kHz, | _ | 40 | 80 | μA | | I <sub>DD3</sub> | (LIRC OSC, $f_{SYS}=f_{L}=f_{LIRC}$ , $f_{S}=f_{LIRC}$ ) | 5V | WDT enable, LVR enable | _ | 70 | 150 | μA | | | Operating Current | 3V | No load, f <sub>H</sub> =12MHz, WDT enable, | _ | 5.5 | 10.0 | mA | | $I_{DD4}$ | (HIRC OSC, f <sub>SYS</sub> =f <sub>H</sub> , f <sub>S</sub> =f <sub>LIRC</sub> ) | 5V | USB enable, PLL on, V33O on | _ | 11 | 16 | mA | | | | 5V | No load, f <sub>H</sub> =6MHz, WDT enable, USB enable, PLL on, V33O on | _ | 10 | 15 | mA | | I <sub>DD5</sub> | Operating Current<br>(Crystal OSC, f <sub>SYS</sub> =f <sub>H</sub> , f <sub>S</sub> =f <sub>LIRC</sub> ) | 5V | No load, f <sub>H</sub> =12MHz, WDT enable,<br>USB enable, PLL on, V33O on | _ | 11 | 16 | mA | | | | 5V | No load, f <sub>H</sub> =16MHz, WDT enable,<br>USB enable, PLL on, V33O on | _ | 12 | 17 | mA | | | Standby Current (Idle 1) | 3V | No load, system HALT, | _ | 0.8 | 1.5 | mA | | I <sub>STB1</sub> | (Crystal or HIRC OSC,<br>f <sub>SYS</sub> =f <sub>H</sub> , f <sub>S</sub> =f <sub>LIRC</sub> ) | 5V | WDT enable, oscillator on (FSYSON=1) | _ | 1.5 | 3.0 | mA | | Councile and | Damanatan | | Test Conditions | Min | T | Mass | 11:4 | |-------------------|------------------------------------------------------------------------------------------------------------------|-----------------|---------------------------------------------------------------------------------------------------------|--------------------|------|--------------------|------| | Symbol | Parameter | V <sub>DD</sub> | Conditions | Min. | Тур. | Max. | Unit | | _ | Standby Current (Idle 0) | 3V | No load, system HALT, | _ | 1.5 | 3.0 | μΑ | | I <sub>STB2</sub> | (Crystal or HIRC OSC, f <sub>SYS</sub> =off, f <sub>S</sub> =f <sub>LIRC</sub> ) | 5V | WDT enable, oscillator off (FSYSON=0) | _ | 3.0 | 6.0 | μΑ | | | Standby Current (Idle 0) | 3V | No load, system HALT, | _ | 1.5 | 3.0 | μA | | I <sub>STB3</sub> | (LIRC OSC, f <sub>SYS</sub> =off, f <sub>S</sub> =f <sub>LIRC</sub> ) | 5V | WDT enable | _ | 3.0 | 6.0 | μΑ | | _ | Standby Current (Sleep 0) | 3V | No load, system HALT, | _ | 0.1 | 1.0 | μΑ | | I <sub>STB4</sub> | (Crystal or HIRC OSC, f <sub>SYS</sub> =off, f <sub>S</sub> =f <sub>LIRC</sub> ) | 5V | WDT disable | _ | 0.3 | 2.0 | μA | | I <sub>STB5</sub> | Standby Current (Sleep 0)<br>(Crystal or HIRC OSC, f <sub>SYS</sub> =off,<br>f <sub>S</sub> =f <sub>LIRC</sub> ) | _ | No load, system HALT, WDT disable, LVR enable and LVDEN=1 | _ | 60 | 90 | μA | | I <sub>SUS1</sub> | Suspend Current (Sleep 0)<br>(Crystal or HIRC OSC, f <sub>SYS</sub> =off,<br>f <sub>S</sub> =f <sub>LIRC</sub> ) | 5V | No load, system HALT, WDT<br>disable, USB transceiver, 3.3V<br>Regulator on and clr suspend2<br>(UCC.4) | _ | 360 | 420 | μА | | I <sub>SUS2</sub> | Suspend Current (Sleep 0)<br>(Crystal or HIRC OSC, f <sub>SYS</sub> =off,<br>f <sub>S</sub> =f <sub>LIRC</sub> ) | 5V | No load, system HALT, WDT<br>disable, USB transceiver, 3.3V<br>Regulator on and set suspend2<br>(UCC.4) | _ | 240 | 320 | μА | | V <sub>IL1</sub> | Input Low Voltage for I/O Ports, TCK and INT | _ | _ | 0 | _ | 0.2V <sub>DD</sub> | ٧ | | V <sub>IH1</sub> | Input High Voltage for I/O Ports, TCK and INT | _ | _ | 0.8V <sub>DD</sub> | _ | V <sub>DD</sub> | V | | V <sub>IL2</sub> | Input Low Voltage (RES) | _ | _ | 0 | _ | 0.4V <sub>DD</sub> | V | | $V_{\text{IH2}}$ | Input High Voltage (RES) | _ | _ | 0.9V <sub>DD</sub> | _ | $V_{DD}$ | V | | loL | I/O Port Sink Current | 3V | V <sub>OL</sub> =0.1V <sub>DD</sub> | 4 | 8 | _ | mA | | IOL . | I/O I OIL OIIN GUITGIL | 5V | V <sub>OL</sub> =0.1V <sub>DD</sub> | 10 | 20 | _ | mA | | Іон | I/O Port Source Current | 3V | V <sub>OH</sub> =0.9V <sub>DD</sub> | -2 | -4 | _ | mA | | | | 5V | V <sub>OH</sub> =0.9V <sub>DD</sub> | | -10 | _ | mA | | V <sub>V33O</sub> | 3.3V Regulator Output | 5V | I <sub>V33O</sub> =70mA | 3.0 | 3.3 | 3.6 | V | | $R_{UDP}$ | Pull-high Resistance of UDP to V33O | 3.3V | _ | -5% | 1.5 | +5% | kΩ | | Rph | Pull-high Resistance of I/O Ports | 3V | _ | 20 | 60 | 100 | kΩ | | · YPH | 3 | 5V | _ | 10 | 30 | 50 | kΩ | | R <sub>PL</sub> | Pull-low Resistance of UBUS Pin | 5V | SUSP2=1, RUBUS=0 | 0.5 | 1 | 1.5 | МΩ | Rev. 2.00 18 May 16, 2023 ## A.C. Characteristics Ta=25°C | Symbol | Parameter | <b>V</b> <sub>DD</sub> | Condition | Min. | Тур. | Max. | Unit | |----------------------------------------------|-------------------------------------------------------------------------------------|------------------------|-------------------------------------------------------------------------------|--------|------|--------|------------------| | | | 2.2~5.5V | | 2 | _ | 4 | MHz | | | | 2.2~5.5V | | 2 | _ | 6 | MHz | | f <sub>SYS1</sub> | System Clock (Crystal OSC) | 2.2~5.5V | _ | 2 | _ | 8 | MHz | | | | 2.7~5.5V | | 2 | _ | 12 | MHz | | | | 4.5~5.5V | | 2 | _ | 16 | MHz | | | | 2.2~5.5V | Non-USB mode, Ta=25°C | -3% | 12 | +3% | MHz | | _ | 0 1 0 1 (1110 000) | 3.0~5.5V | Non-USB mode, Ta=-40~85°C | -6% | 12 | +6% | MHz | | f <sub>SYS2</sub> | System Clock (HIRC OSC) | 2.2~5.5V | Non-USB mode, Ta=-40~85°C | -10% | 12 | +10% | MHz | | | System Clock (32K RC) | 3.3~5.5V | USB mode | -0.25% | 12 | +0.25% | MHz | | , | 0 1 01 1 (001( 00) | 5V | Ta=25°C | -10% | 32 | +10% | kHz | | f <sub>LIRC</sub> | System Clock (32K RC) | 2.2~5.5V | Ta=-40°C to 85°C | -50% | 32 | +60% | kHz | | | | 2.2~5.5V | | 2 | _ | 8 | MHz | | f <sub>TIMER</sub> Timer I/P Frequency (TMR) | | 2.7~5.5V | _ | 2 | _ | 12 | MHz | | | | | 4.5~5.5V | | | 16 | MHz | | t <sub>BGS</sub> | VBG Turn on Stable Time | _ | _ | 10 | _ | _ | ms | | t <sub>TIMER</sub> | TCKn Input Pin Minimum Pulse Width | _ | _ | 0.3 | _ | _ | μs | | t <sub>RES</sub> | External Reset Minimum Low Pulse Width | _ | _ | 10 | - | _ | μs | | t <sub>INT</sub> | Interrupt Minimum Pulse Width | _ | _ | 10 | _ | _ | μs | | | System Start-up Timer Period | _ | f <sub>SYS</sub> =HXT (Slow Mode → Normal Mode (HXT)) | 1024 | _ | _ | t <sub>sys</sub> | | | (Wake-up from HALT, f <sub>SYS</sub> off<br>at HALT state, Slow Mode → | _ | f <sub>SYS</sub> =HXT (Wake-up from HALT, f <sub>SYS</sub> off at HALT state) | 1024 | _ | _ | t <sub>sys</sub> | | | Normal Mode) | _ | f <sub>SYS</sub> =HIRC | 1024 | _ | _ | tsys | | t <sub>SST</sub> | | _ | f <sub>SYS</sub> =LIRC | 2 | _ | _ | tsys | | | System Start-up Timer Period (Wake-up from HALT, f <sub>SYS</sub> on at HALT state) | _ | _ | 2 | _ | _ | t <sub>sys</sub> | | | System Start-up Timer Period (Reset) | | | | - | _ | t <sub>sys</sub> | | | System Reset Delay Time<br>(Power On Reset) | _ | _ | 25 | 50 | 100 | ms | | t <sub>RSTD</sub> | System Reset Delay Time<br>(Any Reset except Power On<br>Reset) | _ | _ | 8.3 | 16.7 | 33.3 | ms | ## **LVD & LVR Electrical Characteristics** Ta=25°C | Complete | Parameter | | Test Conditions | Min. | Tires | Max. | Unit | |---------------------|--------------------------------|----------------------------|------------------------------------------|--------|-------|--------------|------| | Symbol | Parameter | V <sub>DD</sub> Conditions | | iviin. | Тур. | wax. | Unit | | V <sub>LVR1</sub> | | | LVR Enable, 2.1V option | | 2.1 | | V | | V <sub>LVR2</sub> | Lawy Valtage Baset Valtage | | LVR Enable, 2.55V option | -5% | 2.55 | +5% | V | | V <sub>LVR3</sub> | Low Voltage Reset Voltage | _ | LVR Enable, 3.15V option | ×Typ. | 3.15 | ×Тур. | V | | V <sub>LVR4</sub> | | | LVR Enable, 3.8V option | ] | 3.8 | ] | V | | V <sub>LVD1</sub> | | | LVDEN=1, V <sub>LVD</sub> =2.0V | | 2.0 | | V | | V <sub>LVD2</sub> | | | LVDEN=1, V <sub>LVD</sub> =2.2V | | 2.2 | +5%<br>×Typ. | V | | V <sub>LVD3</sub> | | | LVDEN=1, V <sub>LVD</sub> =2.4V | | 2.4 | | V | | V <sub>LVD4</sub> | | | LVDEN=1, V <sub>LVD</sub> =2.7V | -5% | 2.7 | | V | | V <sub>LVD5</sub> | Low Voltage Detector Voltage | _ | LVDEN=1, V <sub>LVD</sub> =3.0V | ×Typ. | 3.0 | | V | | V <sub>LVD6</sub> | | | LVDEN=1, V <sub>LVD</sub> =3.3V | ] | 3.3 | | V | | V <sub>LVD7</sub> | | | LVDEN=1, V <sub>LVD</sub> =3.6V | | 3.6 | | V | | V <sub>LVD8</sub> | | | LVDEN=1, V <sub>LVD</sub> =4.0V | | 4.0 | | V | | | Additional Power Consumption | 3V | LVD disable → LVD enable | _ | 30 | 45 | μA | | I <sub>LVD</sub> | if LVD/LVR is Used | 5V | (LVR enable) | _ | 60 | 90 | μΑ | | t <sub>LVR</sub> | Low Voltage Width to Reset | _ | _ | 120 | 240 | 480 | μs | | t <sub>LVD</sub> | Low Voltage Width to Interrupt | _ | _ | 20 | 45 | 90 | μs | | t <sub>SRESET</sub> | Software Reset Width to Reset | _ | _ | 45 | 90 | 120 | μs | | t <sub>LVDS</sub> | LVDO Stable Time | _ | For LVR enable, LVD off $\rightarrow$ on | 15 | _ | _ | μs | ## **Power on Reset Electrical Characteristics** Ta=25°C | Symbol | Parameter | VDD | Condition | Min. | Тур. | Max. | Unit | |-------------------|-------------------------------------------------------------------------------------|-----|-----------|-------|------|------|------| | V <sub>POR</sub> | V <sub>DD</sub> Start Voltage to ensure<br>Power-on Reset | _ | _ | _ | _ | 100 | mV | | RR <sub>VDD</sub> | V <sub>DD</sub> Rise Rate to ensure<br>Power-on Reset | _ | _ | 0.035 | _ | _ | V/ms | | t <sub>POR</sub> | Minimum Time for $V_{\text{DD}}$ Stays at $V_{\text{POR}}$ to Ensure Power-on Reset | _ | _ | 1 | _ | _ | ms | Rev. 2.00 May 16, 2023 ## **System Architecture** A key factor in the high-performance features of the Holtek range of microcontrollers is attributed to their internal system architecture. The range of devices take advantage of the usual features found within RISC microcontrollers providing increased speed of operation and enhanced performance. The pipelining scheme is implemented in such a way that instruction fetching and instruction execution are overlapped, hence instructions are effectively executed in one cycle, with the exception of branch or call instructions. An 8-bit wide ALU is used in practically all instruction set operations, which carries out arithmetic operations, logic operations, rotation, increment, decrement, branch decisions, etc. The internal data path is simplified by moving data through the Accumulator and the ALU. Certain internal registers are implemented in the Data Memory and can be directly or indirectly addressed. The simple addressing methods of these registers along with additional architectural features ensure that a minimum of external components is required to provide a functional I/O control system with maximum reliability and flexibility. This makes the device suitable for low-cost, high-volume production for controller applications. #### **Clocking and Pipelining** The main system clock, derived from either a HXT, HIRC or LIRC oscillator is subdivided into four internally generated non-overlapping clocks, T1~T4. The Program Counter is incremented at the beginning of the T1 clock during which time a new instruction is fetched. The remaining T2~T4 clocks carry out the decoding and execution functions. In this way, one T1~T4 clock cycle forms one instruction cycle. Although the fetching and execution of instructions takes place in consecutive instruction cycles, the pipelining structure of the microcontroller ensures that instructions are effectively executed in one instruction cycle. The exception to this are instructions where the contents of the Program Counter are changed, such as subroutine calls or jumps, in which case the instruction will take one more instruction cycle to execute. For instructions involving branches, such as jump or call instructions, two machine cycles are required to complete instruction execution. An extra cycle is required as the program takes one cycle to first obtain the actual jump or call address and then another cycle to actually execute the branch. The requirement for this extra cycle should be taken into account by programmers in timing sensitive applications. **System Clocking and Pipelining** | 1 | | MOV A,[12H] | ] [ | Fetch Inst. 1 | Execute Inst. 1 | | | | |---|---------|-------------|-----|---------------|-----------------|-----------------|----------------|-----------------| | 2 | | CALL DELAY | | | Fetch Inst. 2 | Execute Inst. 2 | | _ | | 3 | | CPL [12H] | | | | Fetch Inst. 3 | Flush Pipeline | | | 4 | | : | | | | | Fetch Inst. 6 | Execute Inst. 6 | | 5 | | : | | | | | | Fetch Inst. 7 | | _ | DEL AVA | NOD | | | | | | | Instruction Fetching #### **Program Counter** During program execution, the Program Counter is used to keep track of the address of the next instruction to be executed. It is automatically incremented by one each time an instruction is executed except for instructions, such as "JMP" or "CALL" that demand a jump to a non-consecutive Program Memory address. Only the lower 8 bits, known as the Program Counter Low Register, are directly addressable by the application program. When executing instructions requiring jumps to non-consecutive addresses such as a jump instruction, a subroutine call, interrupt or reset, etc., the microcontroller manages program control by loading the required address into the Program Counter. For conditional skip instructions, once the condition has been met, the next instruction, which has already been fetched during the present instruction execution, is discarded and a dummy cycle takes its place while the correct instruction is obtained. | Device | Program Count | er | |-----------|---------------------------|--------------| | Device | Program Counter High Byte | PCL Register | | HT68FB540 | PC11~PC8 | | | HT68FB550 | PC12~PC8 | PCL7~PCL0 | | HT68FB560 | PC13~PC8 | | **Program Counter** The lower byte of the Program Counter, known as the Program Counter Low register or PCL, is available for program control and is a readable and writeable register. By transferring data directly into this register, a short program jump can be executed directly; however, as only this low byte is available for manipulation, the jumps are limited to the present page of memory, which is 256 locations. When such program jumps are executed it should also be noted that a dummy cycle will be inserted. Manipulating the PCL register may cause program branching, so an extra cycle is needed to pre-fetch. #### **Stack** This is a special part of the memory which is used to save the contents of the Program Counter only. The stack has multiple levels depending upon the device and is neither part of the data nor part of the program space, and is neither readable nor writeable. The activated level is indexed by the Stack Pointer, and is neither readable nor writeable. At a subroutine call or interrupt acknowledge signal, the contents of the Program Counter are pushed onto the stack. At the end of a subroutine or an interrupt routine, signaled by a return instruction, RET or RETI, the Program Counter is restored to its previous value from the stack. After a device reset, the Stack Pointer will point to the top of the stack. If the stack is full and an enabled interrupt takes place, the interrupt request flag will be recorded but the acknowledge signal will be inhibited. When the Stack Pointer is decremented, by RET or RETI, the interrupt will be serviced. This feature prevents stack overflow allowing the programmer to use the structure more easily. However, when the stack is full, a CALL subroutine instruction can still be executed which will result in a stack overflow. Precautions should be taken to avoid such cases which might cause unpredictable program branching. Rev. 2.00 22 May 16, 2023 If the stack is overflow, the first Program Counter save in the stack will be lost. | Device | Stack Levels | |---------------------|--------------| | HT68FB540/HT68FB550 | 8 | | HT68FB560 | 12 | ## Arithmetic and Logic Unit - ALU The arithmetic-logic unit or ALU is a critical area of the microcontroller that carries out arithmetic and logic operations of the instruction set. Connected to the main microcontroller data bus, the ALU receives related instruction codes and performs the required arithmetic or logical operations after which the result will be placed in the specified register. As these ALU calculation or operations may result in carry, borrow or other status changes, the status register will be correspondingly updated to reflect these changes. The ALU supports the following functions: - Arithmetic operations: ADD, ADDM, ADC, ADCM, SUB, SUBM, SBC, SBCM, DAA - · Logic operations: AND, OR, XOR, ANDM, ORM, XORM, CPL, CPLA - Rotation RRA, RR, RRCA, RRC, RLA, RL, RLCA, RLC - · Increment and Decrement INCA, INC, DECA, DEC - Branch decision JMP, SZ, SZA, SNZ, SIZ, SDZ, SIZA, SDZA, CALL, RET, RETI ## **Flash Program Memory** The Program Memory is the location where the user code or program is stored. For this device series the Program Memory is Flash type, which means it can be programmed and re-programmed a large number of times, allowing the user the convenience of code modification on the same device. By using the appropriate programming tools, this Flash device offers users the flexibility to conveniently debug and develop their applications while also offering a means of field programming and updating. #### Structure The Program Memory has a capacity of 4Kx16 bits to 16Kx16 bits. The Program Memory is addressed by the Program Counter and also contains data, table information and interrupt entries. Table data, which can be setup in any location within the Program Memory, is addressed by a separate table pointer register. | Device | Capacity | Banks | | | |-----------|----------|-------|--|--| | HT68FB540 | 4K×16 | 0 | | | | HT68FB550 | 8K×16 | 0 | | | | HT68FB560 | 16K×16 | 0,1 | | | The HT68FB560 has its Program Memory divided into two Banks, Bank 0 and Bank 1. The required Bank is selected using Bit 5 of the BP Register. #### **Special Vectors** Within the Program Memory, certain locations are reserved for the reset and interrupts. The location 000H is reserved for use by the device reset for program initialisation. After a device reset is initiated, the program will jump to this location and begin execution. **Program Memory Structure** #### Look-up Table Any location within the Program Memory can be defined as a look-up table where programmers can store fixed data. To use the look-up table, the table pointer must first be setup by placing the address of the look up data to be retrieved in the table pointer register, TBLP and TBHP. These registers define the total address of the look-up table. After setting up the table pointer, the table data can be retrieved from the Program Memory using the "TABRD[m]" instructions, respectively. When the instruction is executed, the lower order table byte from the Program Memory will be transferred to the user defined Data Memory register [m] as specified in the instruction. The higher order table data byte from the Program Memory will be transferred to the TBLH special register. Any unused bits in this transferred higher order byte will be read as "0". The accompanying diagram illustrates the addressing data flow of the look-up table. #### **Table Program Example** The following example shows how the table pointer and table data is defined and retrieved from the microcontroller. This example uses raw table data located in the Program Memory which is stored there using the ORG statement. The value at this ORG statement is "1F00H" which refers to the start address of the last page within the 8K Program Memory of the HT68FB550. The table pointer is setup here to have an initial value of "06H". This will ensure that the first data read from the data Rev. 2.00 24 May 16, 2023 table will be at the Program Memory address "1F06H" or 6 locations after the start of the last page. Note that the value for the table pointer is referenced to the first address of the present page if the "TABRD [m]" instruction is being used. The high byte of the table data which in this case is equal to zero will be transferred to the TBLH register automatically when the "TABRD [m]" instruction is executed. Because the TBLH register is a read-only register and cannot be restored, care should be taken to ensure its protection if both the main routine and Interrupt Service Routine use table read instructions. If using the table read instructions, the Interrupt Service Routines may change the value of the TBLH and subsequently cause errors if used again by the main routine. As a rule it is recommended that simultaneous use of the table read instructions should be avoided. However, in situations where simultaneous use cannot be avoided, the interrupts should be disabled prior to the execution of any main routine table-read instructions. Note that all table related instructions require two instruction cycles to complete their operation. ### In System Programming - ISP The provision of Flash type Program Memory provides the user with a means of convenient and easy upgrades and modifications to their programs on the same device. As an additional convenience, Holtek has provided a means of programming the microcontroller in-system using a two-line USB interface. This provides manufacturers with the possibility of manufacturing their circuit boards complete with a programmed or un-programmed microcontroller, and then programming or upgrading the program at a later stage. This enables product manufacturers to easily keep their manufactured products supplied with the latest program releases without removal and re-insertion of the device. The Program Memory can be programmed serially in-system using the USB interface, namely using the UDN and UDP pins. The power is supplied by the UBUS pin. The technical details regarding the in-system programming of the devices are beyond the scope of this document and will be supplied in supplementary literature. The Flash Program Memory Read/ Write function is implemented using a series of registers. #### Flash Memory Read/Write Page Size There are two page sizes, 32 words or 64 words, assigned for various Flash memory size. When the Flash memory, larger than 8K bytes, is selected, the 64 word page size is assigned per page and buffer. Otherwise, the page and buffer size are assigned as 32 words. The following diagram illustrates the Read/Write page and buffer assignment. The write buffer is controlled by the CLWB bit in the FRCR register. The CLWB bit can be set high to enable the Clear Write Buffer procedure, as the procedure is finished, this bit will be cleared to low by hardware. The Write Buffer is filled when the FWEN bit is set to high, when this bit is set high, the data in the Write buffer will be written to the Flash ROM, the FWT bit is used to indicate the writing procedure. Setting this bit high and check if the write procedure is finished, this bit will be cleared by hardware. The Read Byte can be assigned by the address. The FRDEN is used to enable the read function and the FRD is used to indicate the reading procedure. When the reading procedure is finished, this bit will be cleared by hardware. | Device | Page Size (Words) | Write Buffer (Words) | |--------------------|-------------------|----------------------| | HT68FB540 (4K×16) | 32 | 32 | | HT68FB550 (8K×16) | 32 | 32 | | HT68FB560 (16K×16) | 64 | 64 | Rev. 2.00 25 May 16, 2023 Write one word to FD0L/FD0H Read one word to FD0L/FD0H - Note:1. Writing a data into high byte, which means the H/L Data is written into Write Buffer, will cause the Flash memory address increased by one automatically and the new address will be loaded to the FARH and FARL registers. However, the user can also fill the new address by filling the data into FARH and FARL registers in the same page, then the data will be written into the corresponding address. - 2. If the address already reached the boundary of the flash memory, such as 11111b of the 32 words or 111111b of the 64 words. At this moment, the address will not be increased and the address will stop at the last address of that page and the writing data is invalid. - 3. At this point, the user has to set a new address again to fill a new data. - 4. If the data is writing using the write buffer, the write buffer will be cleared by hardware automatically after the write procedure is ready in 2ms. - 5. First time use the Write buffer or renew the data in the Write buffer, the user can use to Clear buffer bit (CLWB) to clear write buffer. Rev. 2.00 26 May 16, 2023 #### **ISP Bootloader** The devices provide the ISP Bootloader function to upgrade the software in the Flash memory. The user can select to use the ISP Bootloader application software provided by Holtek IDE tool or to create his own Bootloader software. When the Holtek Bootloader software is selected, that will occupy 0.5K words area in the Flash memory. The accopanying diagram illustrates the Flash memory structure with Holtek Bootloader software. #### Flash Program Memory Registers There are two address registers, four 16-bit data registers and two control register. The control register is located in Bank1 and the other registers are located in Bank0. Read and Write operations to the Flash memory are carried out in 16-bit data operations using the address and data registers and the control register. Several registers control the overall operation of the internal Flash Program Memory. The address registers are named FARL and FARH, the data registers are named FDnL and FDnH, and the control registers are named FCR and FRCR. As the FARL and FDnL registers are located in Bank 0, they can be directly accessed in the same was as any other Special Function Register. The FARH, FDnH, FCR and FRCR registers however, being located in Bank1, cannot be addressed directly and can only be read from or written to indirectly using the MP1 Memory Pointer and Indirect Addressing Register, IAR1. ## **Program Memory Register List** ## • HT68FB540 | Nama | | | | В | it | | | | |------|-------|-------|-------|--------|-----|-----|-------|------| | Name | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | FARL | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | | FARH | _ | _ | _ | _ | D11 | D10 | D9 | D8 | | FD0L | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | | FD0H | D15 | D14 | D13 | D12 | D11 | D10 | D9 | D8 | | FD1L | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | | FD1H | D15 | D14 | D13 | D12 | D11 | D10 | D9 | D8 | | FD2L | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | | FD2H | D15 | D14 | D13 | D12 | D11 | D10 | D9 | D8 | | FD3L | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | | FD3H | D15 | D14 | D13 | D12 | D11 | D10 | D9 | D8 | | FCR | CFWEN | FMOD2 | FMOD1 | FMOD0 | BWT | FWT | FRDEN | FRD | | FRCR | _ | _ | _ | FSWRST | _ | _ | _ | CLWB | #### • HT68FB550 | Nama | | | | В | it | | | | |------|-------|-------|-------|--------|-----|-----|-------|------| | Name | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | FARL | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | | FARH | _ | _ | _ | D12 | D11 | D10 | D9 | D8 | | FD0L | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | | FD0H | D15 | D14 | D13 | D12 | D11 | D10 | D9 | D8 | | FD1L | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | | FD1H | D15 | D14 | D13 | D12 | D11 | D10 | D9 | D8 | | FD2L | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | | FD2H | D15 | D14 | D13 | D12 | D11 | D10 | D9 | D8 | | FD3L | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | | FD3H | D15 | D14 | D13 | D12 | D11 | D10 | D9 | D8 | | FCR | CFWEN | FMOD2 | FMOD1 | FMOD0 | BWT | FWT | FRDEN | FRD | | FRCR | _ | _ | _ | FSWRST | _ | _ | _ | CLWB | ## • HT68FB560 | Nome | Bit | | | | | | | | |------|-------|-------|-------|--------|-----|-----|-------|------| | Name | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | FARL | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | | FARH | _ | _ | D13 | D12 | D11 | D10 | D9 | D8 | | FD0L | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | | FD0H | D15 | D14 | D13 | D12 | D11 | D10 | D9 | D8 | | FD1L | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | | FD1H | D15 | D14 | D13 | D12 | D11 | D10 | D9 | D8 | | FD2L | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | | FD2H | D15 | D14 | D13 | D12 | D11 | D10 | D9 | D8 | | FD3L | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | | FD3H | D15 | D14 | D13 | D12 | D11 | D10 | D9 | D8 | | FCR | CFWEN | FMOD2 | FMOD1 | FMOD0 | BWT | FWT | FRDEN | FRD | | FRCR | _ | _ | _ | FSWRST | _ | _ | | CLWB | Rev. 2.00 28 May 16, 2023 #### FARL Register | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------|-----|-----|-----|-----|-----|-----|-----|-----| | Name | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | | R/W | POR | х | х | х | х | Х | х | Х | х | "x" unknown Bit $7\sim0$ **D7\simD0**: Flash Program Memory address Flash Program Memory address bit $7\sim$ bit 0 ### • FARH Register - HT68FB540 | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------|---|---|---|---|-----|-----|-----|-----| | Name | _ | _ | _ | _ | D11 | D10 | D9 | D8 | | R/W | _ | _ | _ | _ | R/W | R/W | R/W | R/W | | POR | _ | _ | _ | _ | х | х | х | х | "x" unknown Bit 7~4 Reserved, cannot be used Bit 3~0 **D11~D8**: Flash Program Memory address Flash Program Memory address bit 11 ~ bit 8 ## • FARH Register – HT68FB550 | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------|---|---|---|-----|-----|-----|-----|-----| | Name | _ | _ | _ | D12 | D11 | D10 | D9 | D8 | | R/W | _ | _ | _ | R/W | R/W | R/W | R/W | R/W | | POR | _ | _ | _ | х | х | х | Х | х | "x" unknown Bit 7~5 Reserved, cannot be used Bit 4~0 **D12~D8**: Flash Program Memory address Flash Program Memory address bit 12 ~ bit 8 ### • FARH Register - HT68FB560 | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------|---|---|-----|-----|-----|-----|-----|-----| | Name | _ | _ | D13 | D12 | D11 | D10 | D9 | D8 | | R/W | _ | _ | R/W | R/W | R/W | R/W | R/W | R/W | | POR | _ | _ | х | х | х | х | х | х | "x" unknown Bit 7~6 Reserved, cannot be used Bit 5~0 **D13~D8**: Flash Program Memory address Flash Program Memory address bit 13 ~ bit 8 #### FCR Register | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------|-------|-------|-------|-------|-----|-----|-------|-----| | Name | CFWEN | FMOD2 | FMOD1 | FMOD0 | BWT | FWT | FRDEN | FRD | | R/W | POR | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | Bit 7 CFWEN: Flash ROM Write Enable bit, FWEN, control bit 0: Disable 1: unimplemented This bit is used to control the FWEN bit enable or disable. When this bit is cleared to low by software, the Flash memory write enable control bit, FWEN will be cleared to low as well. It's ineffective to set this bit to high. The user can check this bit to confirm the FWEN status. Bit 6~4 FMOD2~FMOD0: Flash Program memory, Configuration option memory operating mode control bits 000: write memory mode 001: page erase mode 010: reserved 011: read memory mode 100: reserved 101: reserved 110: FWEN (flash memory write enable) bit control mode 111: reserved Bit 3 **BWT**: Mode change control 0: mode change cycle has finished 1: activate a mode change cycle This bit will be automatically reset to zero by the hardware after the mode change cycle has finished. Bit 2 **FWT**: Flash memory Write Control 0: write cycle has finished 1: activate a write cycle This is the Flash memory Write Control Bit and when set high by the application program will activate a write cycle. This bit will be automatically reset to zero by the hardware after the write cycle has finished. Bit 1 FRDEN: Flash Memory Read Enable 0: Disable 1: Enable This is the Flash memory Read Enable Bit which must be set high before Flash memory read operations are carried out. Clearing this bit to zero will inhibit Flash memory read operations. Bit 0 FRD: Flash memory Read Control 0: read cycle has finished 1: activate a read cycle This is the Flash memory Read Control Bit and when set high by the application program will activate a read cycle. This bit will be automatically reset to zero by the hardware after the read cycle has finished. Setting this bit high will have no effect if the RDEN has not first been set high. Note: The FWT, FRDEN and FRD registers can not be set to "1" at the same time with a single instruction. #### • FRCR Register | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------|---|---|---|--------|---|---|---|------| | Name | _ | _ | _ | FSWRST | _ | _ | _ | CLWB | | R/W | _ | _ | _ | R/W | _ | _ | _ | R/W | | POR | _ | _ | _ | 0 | _ | _ | _ | 0 | Bit 7~5 "—": Unimplemented, read as "0" Bit 4 FSWRST: control bit Must be to 0 Bit 3~1 "—": Unimplemented, read as "0" Bit 0 CLWB: Flash Program memory Write buffer clear control bit 0: do not initiate clear Write Buffer or clear process 1: initiate clear Write Buffer process This bit is used to control the Flash Program memory clear Write buffer process. It will be set by software and cleared by hardware. ### In Application Program - IAP Offering users the convenience of Flash Memory multi-programming features, the HT68FB5x0 series of devices not only provide an ISP function, but also an additional IAP function. The convenience of the IAP function is that it can execute the updated program procedure using its internal firmware, without requiring an external Program Writer or PC. In addition, the IAP interface can also be any type of communication protocol, such as UART or CAN, using I/O pins. Designers can assign I/O pins to communicate with the external memory device, including the updated program. Regarding the internal firmware, the user can select versions provided by HOLTEK or create their own. The following section illustrates the procedures regarding how to implement IAP firmware. #### **Enable Flash Write Control Procedure** The first procedure to implement the IAP firmware is to enable the Flash Write control which includes the following steps. - Write data "110" to the Fmod [2:0] bits in the FCR register to enable the Flash write control bit, FWEN. - Set the BWT bit in the FCR register to "1". - The device will start a 1ms counter. The user should write the correct data pattern into the Flash data registers, namely FD1L~FD3L and FD1H~FD3H, during this period of time. - Once the 1ms counter has overflowed or if the written pattern is incorrect, the enable Flash write control procedure will be invalid and the user should repeat the above procedure. - · No matter whether the procedure is valid or not, the devices will clear the BWT bit automatically. - The enable Flash write pattern data is (00H 04H 0DH 09H C3H 40H) and it should be written into the Flash data registers. - Once the Flash write operation is enabled, the user can update the Flash memory using the Flash control registers. - To disable the Flash write procedure, the user can only clear the CFWEN bit in the FCR register. There is no need to execute the above procedure. Rev. 2.00 31 May 16, 2023 ## Flash Memory Write and Read Procedures The following flow charts illustrate the Write and Read Flash memory procedures. Write Flash Program ROM Procedure Read Flash Program Procedure Rev. 2.00 May 16, 2023 ## In Circuit Programming - ICP The provision of Flash type Program Memory provides the user with a means of convenient and easy upgrades and modifications to their programs on the same device. As an additional convenience, Holtek has provided a means of programming the microcontroller incircuit using a 4-pin interface. This provides manufacturers with the possibility of manufacturing their circuit boards complete with a programmed or un-programmed microcontroller, and then programming or upgrading the program at a later stage. This enables product manufacturers to easily keep their manufactured products supplied with the latest program releases without removal and reinsertion of the device. | Holtek Writer Pins | MCU Programming Pins | Pin Description | |--------------------|----------------------|-------------------------| | ICPDA | UDN | Programming Serial Data | | ICPCK | RES | Programming Clock | | VDD | VDD/HVDD | Power Supply | | VSS | VSS | Ground | The Program Memory can be programmed serially in-circuit using this 4-wire interface. Data is downloaded and uploaded serially on a single pin with an additional line for the clock. Two additional lines are required for the power supply and one line for the reset. The technical details regarding the in-circuit programming of the devices are beyond the scope of this document and will be supplied in supplementary literature. During the programming process, taking control of the UDN and $\overline{RES}$ pins for data and clock programming purposes. The user must there take care to ensure that no other outputs are connected to these two pins. Note: \* may be resistor or capacitor. The resistance of \* must be greater than $300\Omega$ or the capacitance of \* must be less than 1nF. #### On-Chip Debug Support - OCDS There is an EV chip named HT68VB540/HT68VB550/HT68VB560 which is used to emulate the HT68FB540/HT68FB550/HT68FB560 device. The HT68VB540/HT68VB550/HT68VB560 device also provides the "On-Chip Debug" function to debug the HT68FB540/HT68FB550/HT68FB560 device during development process. The two devices, HT68FB540/HT68FB550/HT68FB560 and HT68VB540/HT68VB550/HT68VB560, are almost functional compatible except the "On-Chip Debug" function. Users can use the HT68VB540/HT68VB550/HT68VB560 device to emulate the HT68FB540/HT68FB550/HT68FB560 device behaviors by connecting the OCDSDA and OCDSCK pins to the Holtek HT-IDE development tools. The OCDSDA pin is the OCDS Data/Address input/ Rev. 2.00 35 May 16, 2023 output pin while the OCDSCK pin is the OCDS clock input pin. When users use the HT68VB540/HT68VB550/HT68VB560 EV chip for debugging, the corresponding pin functions shared with the OCDSDA and OCDSCK pins in the HT68FB540/HT68FB550/HT68FB560 device will have no effect in the HT68VB540/HT68VB550/HT68VB560 EV chip. For more detailed OCDS information, refer to the corresponding document named "Holtek e-Link for 8-bit MCU OCDS User's Guide". | Holtek e-Link Pins | EV Chip Pins | Pin Description | |--------------------|--------------|-------------------------------------------------| | OCDSDA | OCDSDA | On-Chip Debug Support Data/Address input/output | | OCDSCK | OCDSCK | On-Chip Debug Support Clock input | | VDD | VDD/HVDD | Power Supply | | GND | VSS | Ground | ## **RAM Data Memory** The Data Memory is a volatile area of 8-bit wide RAM internal memory and is the location where temporary information is stored. #### Structure Divided into two sections, the first of these is an area of RAM, known as the Special Function Data Memory. Here are located registers which are necessary for correct operation of the device. Many of these registers can be read from and written to directly under program control, however, some remain protected from user manipulation. | Device | Capacity | Banks | |-----------|----------|----------------------------------------------------------------------------------| | HT68FB540 | 256×8 | 0: 80H~FFH<br>1: 80H~FFH | | HT68FB550 | 512×8 | 0: 80H~FFH<br>1: 80H~FFH<br>2: 80H~FFH<br>3: 80H~FFH | | HT68FB560 | 768×8 | 0: 80H~FFH<br>1: 80H~FFH<br>2: 80H~FFH<br>3: 80H~FFH<br>4: 80H~FFH<br>5: 80H~FFH | The second area of Data Memory is known as the General Purpose Data Memory, which is reserved for general purpose use. All locations within this area are read and write accessible under program control. The overall Data Memory is subdivided into several banks, the structure of which depends upon the device chosen. The Special Purpose Data Memory registers are accessible in all banks, with the exception of the FRCR, FCR, FARH and FDnH registers at address from 40H to 46H, which are only accessible in Bank 1. Switching between the different Data Memory banks is achieved by setting the Bank Pointer to the correct value. The start address of the Data Memory for all devices is the address 00H. Rev. 2.00 36 May 16, 2023 | | Bank 0, 1 | | Bank 0 | Bank 1 | | |------------|------------|------------|--------|-------------|--| | 00H | IAR0 | 40H | Unused | FRCR | | | 01H | MP0 | 41H | Unused | FCR | | | 02H | IAR1 | 42H | FARL | FARH | | | 03H | MP1 | 43H | FD0L | FD0H | | | 04H | BP | 44H | FD1L | FD1H | | | 05H | ACC | 45H | FD2L | FD2H | | | 06H | PCL | 46H | FD3L | FD3H | | | 07H | TBLP | 47H | TMI | PC0 | | | 08H | TBLH | 48H | | PC1 | | | 09H | TBHP | 49H | | 0C0 | | | 0AH | STATUS | 4AH | | 0C1 | | | 0BH | SMOD | 4BH | | ısed | | | 0CH | LVDC | 4CH | | 0DL | | | 0DH | INTEG | 4DH | | DDH | | | 0EH | WDTC | 4EH | | 0AL | | | 0FH | Unused | 4FH | | DAH | | | 10H | INTC0 | 50H | | ORP | | | 11H | INTC1 | 51H | | ısed | | | 12H | INTC2 | 52H | | 1C0 | | | 13H | Unused | 53H | | 1C1 | | | 14H | MFI0 | 54H | | 1DL | | | 15H | MFI1 | 55H | | 1DH | | | 16H | Unused | 56H | | 1AL | | | 17H | Unused | 57H | | 1AH | | | 18H | PAWU | 58H | | 2C0 | | | 19H | PAPU | 59H | | 2C1 | | | 1AH | PA | 5AH | | 2DL | | | 1BH | PAC | 5BH | | 2DH | | | 1CH | PADIR | 5CH | | 2AL | | | 1DH | Unused | 5DH | | 2AH | | | 1EH | Unused | 5EH | | 3C0 | | | 1FH | PXWU | 5FH | | 3C1 | | | 20H | PXPU | 60H | | 3DL | | | 21H<br>22H | Unused | 61H | | 3DH | | | 22H | PB<br>PBC | 62H | | 3AL | | | 24H | Unused | 63H<br>64H | USB | 3AH<br>STAT | | | 25H | Unused | 65H | | NT | | | 26H | Unused | 66H | | SC SC | | | 27H | Unused | 67H | | SR | | | 28H | PE | 68H | | CC | | | 29H | PEC | 69H | | VR | | | 2AH | Unused | 6AH | | ΓLI | | | 2BH | Unused | 6BH | | LO | | | 2CH | Unused | 6CH | | ES | | | 2DH | Unused | 6DH | | SC | | | 2EH | Unused | 6EH | | IEN | | | 2FH | Unused | 6FH | | DEN | | | 30H | Unused | 70H | UF | C0 | | | 31H | Unused | 71H | UF | C1 | | | 32H | Unused | 72H | FIF | 00 | | | 33H | Unused | 73H | FIF | 01 | | | 34H | Unused | 74H | FIF | ·O2 | | | 35H | Unused | 75H | FIF | O3 | | | 36H | Unused | 76H | Unu | ısed | | | 37H | I2CTOC | 77H | Unu | ısed | | | 38H | SIMC0 | 78H | Unu | ısed | | | 39H | SIMC1 | 79H | Unu | ısed | | | 3AH | SIMD | 7AH | СТ | RL | | | 3BH | SIMA/SIMC2 | 7BH | LVRC | | | | 3CH | SPIAC0 | 7CH | | ısed | | | 3DH | SPIAC1 | 7DH | | PS0 | | | 3EH | SPIAD | 7EH | | PS1 | | | 3FH | SBSC | 7FH | SY | SC | | HT68FB540 Special Purpose Data Memory | | Bank 0 ~3 | E | 3ank 0,2~3 | | |------------|----------------------|------------|-------------|------| | 00H | IAR0 | 40H | Unused | FRCR | | 01H | MP0 | 41H | Unused | FCR | | 02H | IAR1 | 42H | FARL | FARH | | 03H | MP1 | 43H | FD0L | FD0H | | 04H | BP | 44H | FD1L | FD1H | | 05H | ACC | 45H | FD2L | FD2H | | 06H | PCL | 46H | FD3L | FD3H | | 07H | TBLP | 47H | TMF | | | H80 | TBLH | 48H | TMF | | | 09H<br>0AH | TBHP | 49H<br>4AH | TM0 | | | | STATUS | | | | | 0BH<br>0CH | SMOD<br>LVDC | 4BH<br>4CH | Unu<br>TM( | | | 0DH | INTEG | 4DH | TMC | | | 0EH | WDTC | 4EH | TMC | | | 0FH | Unused | 4FH | TMC | | | 10H | INTC0 | 50H | TMC | | | 11H | INTC1 | 51H | Unu | | | 12H | INTC2 | 52H | TM | | | 13H | Unused | 53H | TM | | | 14H | MFI0 | 54H | TM | | | 15H | MFI1 | 55H | TM1 | | | 16H | Unused | 56H | TM | | | 17H | Unused | 57H | TM1 | 1AH | | 18H | PAWU | 58H | TM2 | 2C0 | | 19H | PAPU | 59H | TM2 | 2C1 | | 1AH | PA | 5AH | TM2 | 2DL | | 1BH | PAC | 5BH | TM2 | 2DH | | 1CH | PADIR | 5CH | TM2 | | | 1DH | Unused | 5DH | TM2 | | | 1EH | Unused | 5EH | TM3 | | | 1FH | PXWU | 5FH | TM3 | | | 20H | PXPU | 60H | TM3 | | | 21H | Unused | 61H | TM3 | | | 22H | PB | 62H | TM | | | 23H<br>24H | PBC | 63H | TM3 | | | 25H | Unused<br>Unused | 64H<br>65H | USB_<br>UII | | | 26H | PD | 66H | US | | | 27H | PDC | 67H | US | | | 28H | PE | 68H | UC | | | 29H | PEC | 69H | AV | | | 2AH | Unused | 6AH | ST | | | 2BH | Unused | 6BH | ST | | | 2CH | Unused | 6CH | SIE | | | 2DH | Unused | 6DH | MIS | SC | | 2EH | Unused | 6EH | UFI | | | 2FH | Unused | 6FH | UFC | | | 30H | Unused | 70H | UF | | | 31H | Unused | 71H | UF | | | 32H | Unused | 72H | FIF | | | 33H | Unused | 73H | FIF | | | 34H | Unused | 74H | FIF | | | 35H | Unused | 75H | FIF | | | 36H | Unused | 76H | FIF | | | 37H | I2CTOC | 77H | FIF | | | 38H | SIMC0 | 78H | Unu | | | 39H | SIMC1 | 79H | Unu | | | 3AH | SIMD | 7AH | CT | | | 3BH<br>3CH | SIMA/SIMC2<br>SPIAC0 | 7BH<br>7CH | LVI<br>PD | | | 3DH | SPIACU<br>SPIAC1 | 7CH<br>7DH | PAF | | | 3EH | SPIACT | 7DH<br>7EH | PAF | | | 3FH | SBSC | 7EH | SY | | | 0111 | 0200 | / / 1 17 | | | HT68FB550 Special Purpose Data Memory Rev. 2.00 38 May 16, 2023 | | Bank 0~5 | E | Bank 0,2~5 | Bank 1 | |-----|------------|-----|-----------------|--------| | 00H | IAR0 | 40H | Unused | FRCR | | 01H | MP0 | 41H | Unused | FCR | | 02H | IAR1 | 42H | FARL | FARH | | 03H | MP1 | 43H | FD0L | FD0H | | 04H | BP | 44H | FD1L | FD1H | | 05H | ACC | 45H | FD2L | FD2H | | 06H | PCL | 46H | FD3L | FD3H | | 07H | TBLP | 47H | TMF | PC0 | | 08H | TBLH | 48H | TMF | PC1 | | 09H | TBHP | 49H | TM | )C0 | | 0AH | STATUS | 4AH | TM | )C1 | | 0BH | SMOD | 4BH | Unu | sed | | 0CH | LVDC | 4CH | TM | DDL | | 0DH | INTEG | 4DH | TMC | )DH | | 0EH | WDTC | 4EH | TM | DAL | | 0FH | Unused | 4FH | TMC | )AH | | 10H | INTC0 | 50H | TMC | | | 11H | INTC1 | 51H | Unu | sed | | 12H | INTC2 | 52H | TM <sup>2</sup> | | | 13H | Unused | 53H | TM. | 1C1 | | 14H | MFI0 | 54H | TM <sup>2</sup> | 1DL | | 15H | MFI1 | 55H | TM <sup>2</sup> | IDH | | 16H | Unused | 56H | TM <sup>-</sup> | 1AL | | 17H | Unused | 57H | TM <sup>2</sup> | IAH | | 18H | PAWU | 58H | TM2 | 2C0 | | 19H | PAPU | 59H | TM2 | 2C1 | | 1AH | PA | 5AH | TM2 | 2DL | | 1BH | PAC | 5BH | TM2 | 2DH | | 1CH | PADIR | 5CH | TM | 2AL | | 1DH | Unused | 5DH | TM2 | 2AH | | 1EH | Unused | 5EH | TM | 3C0 | | 1FH | PXWU | 5FH | TMS | 3C1 | | 20H | PXPU | 60H | TM | 3DL | | 21H | Unused | 61H | TM3 | BDH | | 22H | PB | 62H | TM: | BAL | | 23H | PBC | 63H | TM3 | | | 24H | PC | 64H | USB_ | STAT | | 25H | PCC | 65H | UII | NT | | 26H | PD | 66H | US | | | 27H | PDC | 67H | US | | | 28H | PE | 68H | UC | | | 29H | PEC | 69H | AV | | | 2AH | Unused | 6AH | ST | | | 2BH | Unused | 6BH | ST | | | 2CH | Unused | 6CH | SII | | | 2DH | Unused | 6DH | MI | | | 2EH | Unused | 6EH | UFI | | | 2FH | Unused | 6FH | UFC | | | 30H | Unused | 70H | UF | | | 31H | Unused | 71H | UF | | | 32H | Unused | 72H | FIF | | | 33H | Unused | 73H | FIF | | | 34H | Unused | 74H | FIF | | | 35H | Unused | 75H | FIF | | | 36H | Unused | 76H | FIF | | | 37H | I2CTOC | 77H | FIF | | | 38H | SIMC0 | 78H | FIF | | | 39H | SIMC1 | 79H | FIF | | | 3AH | SIMD | 7AH | CT | | | 3BH | SIMA/SIMC2 | 7BH | LV | | | 3CH | SPIAC0 | 7CH | PD | | | 3DH | SPIAC1 | 7DH | PAF | | | 3EH | SPIAD | 7EH | PAF | | | 3FH | SBSC | 7FH | SY | SC | HT68FB560 Special Purpose Data Memory # **Special Function Register Description** Most of the Special Function Register details will be described in the relevant functional section; however several registers require a separate description in this section. # Indirect Addressing Registers - IAR0, IAR1 The Indirect Addressing Registers, IAR0 and IAR1, although having their locations in normal RAM register space, do not actually physically exist as normal registers. The method of indirect addressing for RAM data manipulation uses these Indirect Addressing Registers and Memory Pointers, in contrast to direct memory addressing, where the actual memory address is specified. Actions on the IAR0 and IAR1 registers will result in no actual read or write operation to these registers but rather to the memory location specified by their corresponding Memory Pointers, MP0 or MP1. Acting as a pair, IAR0 and MP0 can together access data from Bank 0 while the IAR1 and MP1 register pair can access data from any bank. As the Indirect Addressing Registers are not physically implemented, reading the Indirect Addressing Registers indirectly will return a result of "00H" and writing to the registers indirectly will result in no operation. # Memory Pointers - MP0, MP1 Two Memory Pointers, known as MP0 and MP1 are provided. These Memory Pointers are physically implemented in the Data Memory and can be manipulated in the same way as normal registers providing a convenient way with which to address and track data. When any operation to the relevant Indirect Addressing Registers is carried out, the actual address that the microcontroller is directed to, is the address specified by the related Memory Pointer. MP0, together with Indirect Addressing Register, IAR0, are used to access data from Bank 0, while MP1 and IAR1 are used to access data from all banks according to BP register. Direct Addressing can only be used with Bank 0, all other Banks must be addressed indirectly using MP1 and IAR1. The following example shows how to clear a section of four Data Memory locations already defined as locations adres1 to adres4. # **Indirect Addressing Program Example** ``` data .section data adres1 db? adres2 db? adres3 db? adres4 db? block db? code .section at 0 code org 00h start: mov a,04h ; setup size of block mov block, a mov a, offset adres1 ; Accumulator loaded with first RAM address ; setup memory pointer with first RAM address mov mp0,a loop: clr IAR0 ; clear the data at address defined by MPO inc mp0 ; increment memory pointer sdz block ; check if last memory location has been cleared jmp loop continue: ``` The important point to note here is that in the example shown above, no reference is made to specific RAM addresses. Rev. 2.00 40 May 16, 2023 # Bank Pointer - BP Depending upon which device is used, the Program and Data Memory are divided into several banks. Selecting the required Program and Data Memory area is achieved using the Bank Pointer. Bit 5 of the Bank Pointer is used to select Program Memory Bank 0 or 1, while bits $0\sim2$ are used to select Data Memory Banks $0\sim5$ . The Data Memory is initialised to Bank 0 after a reset, except for a WDT time-out reset in the Power Down Mode, in which case, the Data Memory bank remains unaffected. It should be noted that the Special Function Data Memory is not affected by the bank selection, which means that the Special Function Registers can be accessed from within any bank. Directly addressing the Data Memory will always result in Bank 0 being accessed irrespective of the value of the Bank Pointer. Accessing data from banks other than Bank 0 must be implemented using Indirect addressing. As both the Program Memory and Data Memory share the same Bank Pointer Register, care must be taken during programming. | Device | Bit | | | | | | | | | | | |-----------|-----|---|-------|---|---|-------|-------|-------|--|--|--| | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | HT68FB540 | _ | _ | _ | _ | _ | _ | _ | DMBP0 | | | | | HT68FB550 | _ | _ | _ | _ | _ | _ | DMBP1 | DMBP0 | | | | | HT68FB560 | _ | _ | PMBP0 | _ | _ | DMBP2 | DMBP1 | DMBP0 | | | | **BP Registers List** # • BP Register - HT68FB540 | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------|---|---|---|---|---|---|---|-------| | Name | _ | _ | _ | _ | _ | _ | _ | DMBP0 | | R/W | _ | _ | _ | _ | _ | _ | _ | R/W | | POR | _ | _ | _ | _ | _ | _ | _ | 0 | Bit $7\sim1$ "—": Unimplemented, read as "0" Bit 0 **DMBP0**: Select Data Memory Banks 0: Bank 0 1: Bank 1 ## • BP Register - HT68FB550 | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------|---|---|---|---|---|---|-------|-------| | Name | _ | _ | _ | _ | _ | _ | DMBP1 | DMBP0 | | R/W | _ | _ | _ | _ | _ | _ | R/W | R/W | | POR | _ | _ | _ | _ | _ | _ | 0 | 0 | Bit 7~2 "—": Unimplemented, read as "0" Bit 1~0 **DMBP1, DMBP0**: Select Data Memory Banks 00: Bank 0 01: Bank 1 10: Bank 2 11: Bank 3 #### • BP Register - HT68FB560 | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------|---|---|-------|---|---|-------|-------|-------| | Name | _ | _ | PMBP0 | _ | _ | DMBP2 | DMBP1 | DMBP0 | | R/W | _ | _ | R/W | _ | _ | R/W | R/W | R/W | | POR | _ | _ | 0 | _ | _ | 0 | 0 | 0 | Bit 7~6 "—": Unimplemented, read as "0" Bit 5 PMBP0: Select Program Memory Banks 0: Bank 0, program memory address is from 0000H ~ 1FFFH 1: Bank 1, program memory address is from 2000H ~ 3FFFH Bit 4~3 "—": Unimplemented, read as "0" Bit 2~0 **DMBP2** ~ **DMBP0**: Select Data Memory Banks 000: Bank 0 001: Bank 1 010: Bank 2 011: Bank 3 100: Bank 4 101: Bank 5 110~111: Unimplemented #### Accumulator - ACC The Accumulator is central to the operation of any microcontroller and is closely related with operations carried out by the ALU. The Accumulator is the place where all intermediate results from the ALU are stored. Without the Accumulator it would be necessary to write the result of each calculation or logical operation such as addition, subtraction, shift, etc., to the Data Memory resulting in higher programming and timing overheads. Data transfer operations usually involve the temporary storage function of the Accumulator; for example, when transferring data between one user defined register and another, it is necessary to do this by passing the data through the Accumulator as no direct transfer between two registers is permitted. # Program Counter Low Register - PCL To provide additional program control functions, the low byte of the Program Counter is made accessible to programmers by locating it within the Special Purpose area of the Data Memory. By manipulating this register, direct jumps to other program locations are easily implemented. Loading a value directly into this PCL register will cause a jump to the specified Program Memory location, however, as the register is only 8-bit wide, only jumps within the current Program Memory page are permitted. When such operations are used, note that a dummy cycle will be inserted. # Look-up Table Registers – TBLP, TBHP, TBLH These three special function registers are used to control operation of the look-up table which is stored in the Program Memory. TBLP and TBHP are the table pointer and indicates the location where the table data is located. Their value must be setup before any table read commands are executed. Their value can be changed, for example using the "INC" or "DEC" instructions, allowing for easy table data pointing and reading. TBLH is the location where the high order byte of the table data is stored after a table read data instruction has been executed. Note that the lower order table data byte is transferred to a user defined location. Rev. 2.00 42 May 16, 2023 # Status Register - STATUS This 8-bit register contains the zero flag (Z), carry flag (C), auxiliary carry flag (AC), overflow flag (OV), power down flag (PDF), and watchdog time-out flag (TO). These arithmetic/logical operation and system management flags are used to record the status and operation of the microcontroller. With the exception of the TO and PDF flags, bits in the status register can be altered by instructions like most other registers. Any data written into the status register will not change the TO or PDF flag. In addition, operations related to the status register may give different results due to the different instruction operations. The TO flag can be affected only by a system power-up, a WDT time-out or by executing the "CLR WDT" or "HALT" instruction. The PDF flag is affected only by executing the "HALT" or "CLR WDT" instruction or during a system power-up. The Z, OV, AC and C flags generally reflect the status of the latest operations. - C is set if an operation results in a carry during an addition operation or if a borrow does not take place during a subtraction operation; otherwise C is cleared. C is also affected by a rotate through carry instruction. - AC is set if an operation results in a carry out of the low nibbles in addition, or no borrow from the high nibble into the low nibble in subtraction; otherwise AC is cleared. - Z is set if the result of an arithmetic or logical operation is zero; otherwise Z is cleared. - OV is set if an operation results in a carry into the highest-order bit but not a carry out of the highest-order bit, or vice versa; otherwise OV is cleared. - PDF is cleared by a system power-up or executing the "CLR WDT" instruction. PDF is set by executing the "HALT" instruction. - TO is cleared by a system power-up or executing the "CLR WDT" or "HALT" instruction. TO is set by a WDT time-out. In addition, on entering an interrupt sequence or executing a subroutine call, the status register will not be pushed onto the stack automatically. If the contents of the status registers are important and if the subroutine can corrupt the status register, precautions must be taken to correctly save it. # STATUS Register | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------|---|---|----|-----|-----|-----|-----|-----| | Name | _ | _ | ТО | PDF | OV | Z | AC | С | | R/W | _ | _ | R | R | R/W | R/W | R/W | R/W | | POR | _ | _ | 0 | 0 | х | х | х | х | "x" unknown Bit 7~6 "—": Unimplemented, read as "0" Bit 5 TO: Watchdog Time-Out flag 0: After power up or executing the "CLR WDT" or "HALT" instruction 1: A watchdog time-out occurred. Bit 4 **PDF**: Power down flag 0: After power up or executing the "CLR WDT" instruction 1: By executing the "HALT" instruction Bit 3 **OV**: Overflow flag 0: No overflow 1: An operation results in a carry into the highest-order bit but not a carry out of the highest-order bit or vice versa. Bit 2 Z: Zero flag 0: The result of an arithmetic or logical operation is not zero 1: The result of an arithmetic or logical operation is zero Bit 1 AC: Auxiliary flag 0: No auxiliary carry 1: An operation results in a carry out of the low nibbles in addition, or no borrow from the high nibble into the low nibble in subtraction Bit 0 C: Carry flag 0: No carry-out 1: An operation results in a carry during an addition operation or if a borrow does not take place during a subtraction operation C is also affected by a rotate through carry instruction. #### Oscillator Various oscillator options offer the user a wide range of functions according to their various application requirements. The flexible features of the oscillator functions ensure that the best optimisation can be achieved in terms of speed and power saving. Oscillator selections and operation are selected through a combination of configuration options and registers. #### **Oscillator Overview** In addition to being the source of the main system clock the oscillators also provide clock sources for the Watchdog Timer Interrupt. External oscillators requiring some external components as well as fully integrated internal oscillators, requiring no external components, are provided to form a wide range of both fast and slow system oscillators. The high speed oscillator, HXT or HIRC, option is selected through the configuration option. The higher frequency oscillators provide higher performance but carry with it the disadvantage of higher power requirements, while the opposite is of course true for the lower frequency oscillator. With the capability of dynamically switching between fast and slow system clock, the device has the flexibility to optimize the performance/power ratio, a feature especially important in power sensitive portable applications. | Туре | Name | Freq. | Pins | |------------------------|------|---------------|-----------| | External Crystal | HXT | 6MHz or 12MHz | OSC1/OSC2 | | Internal High Speed RC | HIRC | 12MHz | _ | | Internal Low Speed RC | LIRC | 32kHz | _ | **Oscillator Types** Note: For USB applications, HXT must be connected an 6MHz or 12MHz crystal. # **System Clock Configurations** There are several oscillator sources, two high speed oscillators and one low speed oscillator. The high speed system clocks are sourced from the external crystal/ ceramic oscillator, the PLL frequency generator and the internal 12MHz RC oscillator. The low speed oscillator is the internal 32kHz RC oscillator. Selecting whether the low or high speed oscillator is used as the system oscillator is implemented using the HLCLK bit and CKS2~CKS0 bits in the SMOD register and as the system clock can be dynamically selected. The actual source clock used for each of the high speed oscillators is chosen via configuration options. The frequency of the slow speed or high speed system clock is also determined using the HLCLK bit and CKS2~CKS0 bits in the SMOD register. Note that two oscillator selections must be made namely one high speed and one low speed system oscillators. It is not possible to choose a no-oscillator selection for either the high or low speed oscillator. In addition, the internal PLL frequency generator, whose clock source is supplied by an external crystal oscillator, can be enabled by a software control bit to generate various frequencies for the USB interface and system clock. Rev. 2.00 44 May 16, 2023 **System Clock Configurations** # External Crystal Oscillator - HXT The External Crystal System Oscillator is one of the high frequency oscillator. Note: 1. $R_P$ is normally not required. C1 and C2 are required. 2. Although not shown OSC1/OSC2 pins have a parasitic capacitance of around 7pF. # Crystal/Ceramic System Oscillator - HXT | Crystal Oscillator C1 and C2 Values | | | | | | | | |-------------------------------------|--------------------------------------------------|-------|--|--|--|--|--| | Crystal Frequency | C1 | C2 | | | | | | | 16MHz | 0pF | 0pF | | | | | | | 12MHz | 0pF | 0pF | | | | | | | 8MHz | 0pF | 0pF | | | | | | | 6MHz | 0pF | 0pF | | | | | | | 4MHz | 0pF | 0pF | | | | | | | 1MHz | 100pF | 100pF | | | | | | | Note: 1. C1 and C2 values are for | Note: 1. C1 and C2 values are for guidance only. | | | | | | | **Crystal Recommended Capacitor Values** Note: For USB applications, HXT must be connected a 6MHz or 12MHz crystal. Rev. 2.00 45 May 16, 2023 # **Internal PLL Frequency Generator** The internal PLL frequency generator is used to generate the frequency for the USB interface and the system clock. This PLL generator can be enabled or disabled by the PLL control bit in the USC register. After a power on reset, the PLL control bit will be set to "0" to turn on the PLL generator. The PLL generator will provide the fixed 48MHz frequency for the USB operating frequency and another frequency for the system clock source which can be either 6MHz, 12MHz or 16MHz. The selection of this system frequency is implemented using the SYSCLK, Fsys16MHZ, and USBCKEN bits in the UCC register. In addition, the system clock can be selected as the HXT via these control bits. The CLK ADJ bit is used to adjust the PLL clock automatically. # SYSC Register | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------|---------|--------|-------|---|---|-----|---|---| | Name | CLK_ADJ | USBdis | RUBUS | | _ | HFV | _ | _ | | R/W | R/W | R/W | R/W | _ | _ | R/W | _ | _ | | POR | 0 | 0 | 0 | _ | _ | 0 | _ | _ | Bit 7 CLK\_ADJ: PLL Clock Automatic Adjustment function: 0: Disable 1: Enable Note that if the user selects the HIRC as the system clock, the CLK\_ADJ bit must be set to "1" to adjust the PLL frequency automatically. Bit 6 USB SIE control bit USB related control bit, described elsewhere Bit 5 RUBUS: UBUS pin pull low resistor USB related control bit, described elsewhere Bit 4~3 "—": Unimplemented, read as "0" Bit 2 HFV: High frequency voltage control This bit must be set to high. Bit 1~0 "—": Unimplemented, read as "0" # • UCC Register - HT68FB540 | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------|-------|--------|-----------|-------|---------|---|------|------| | Name | Rctrl | SYSCLK | Fsys16MHZ | SUSP2 | USBCKEN | _ | EPS1 | EPS0 | | R/W | R/W | R/W | R/W | R/W | R/W | _ | R/W | R/W | | POR | 0 | 0 | 0 | 0 | 0 | _ | 0 | 0 | Bit 7 Retrl: $7.5k\Omega$ resistor between UDP and UBUS control bit USB related control bit, described elsewhere Bit 6 SYSCLK: System clock frequency select bit 0: 12MHz 1: 6MHz Note: If a 6 MHz crystal or resonator is used for the MCU, this bit should be set to "1". If a 12 MHz crystal or resonator is used, then this bit should be set to "0". If the 12MHz HIRC is selected, then this bit must be set to "0". Bit 5 Fsys16MHZ: PLL 16MHz output control bit 0: HXT 1: PLL 16MHz Bit 4 SUSP2: Reduce power consumption in suspend mode control bit USB related control bit, described elsewhere Rev. 2.00 46 May 16, 2023 Bit 3 USBCKEN: USB clock control bit 0: Disable 1: Enable Bit 2 "—": Unimplemented, read as "0" Bit 1~0 **EPS1, EPS0**: Accessing endpoint FIFO selection USB related control bit, described elsewhere ## USC Register | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------|-----|--------|-----|--------|--------|------|------|------| | Name | URD | SELPS2 | PLL | SELUSB | RESUME | URST | RMWK | SUSP | | R/W | R/W | R/W | R/W | R/W | R | R/W | R/W | R | | POR | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | Bit 7 URD: USB reset signal control function definition USB related control bit, described elsewhere Bit 6 SELPS2: The chip works under PS2 mode indicator bit USB related control bit, described elsewhere Bit 5 PLL: PLL control bit 0: Turn-on PLL 1: Turn-off PLL Bit 4 SELUSB: The chip works under USB mode indicator bit USB related control bit, described elsewhere Bit 3 **RESUME**: USB resume indication bit USB related control bit, described elsewhere Bit 2 URST: USB reset indication bit USB related control bit, described elsewhere Bit 1 RMWK: USB remote wake-up command USB related control bit, described elsewhere Bit 0 SUSP: USB suspend indication USB related control bit, described elsewhere The following table illustrates the PLL output frequency selected by the related control bits. | PLL | USBCKEN | Fsys16MHZ | f <sub>H</sub> | |-----|---------|-----------|----------------------------------------------------------------------------------------------------| | 0 | 0 | 0 | HOSC (HXT or HIRC) | | 0 | 0 | 1 | f <sub>PLL</sub> – 16MHz | | 0 | 1 | 0 | $f_{\text{PLL}}-6\text{MHz}$ or 12MHz, depending on the "SYSCLK" bit in the UCC register selection | | 0 | 1 | 1 | f <sub>PLL</sub> – 16MHz | | 1 | Х | х | HOSC (HXT or HIRC) | x: stand for "don't care" High Frequency System Clock f<sub>H</sub> Selection Table # Internal RC Oscillator - HIRC The internal RC oscillator is a fully integrated system oscillator requiring no external components. The internal RC oscillator has a fixed frequency of 12MHz. Device trimming during the manufacturing process and the inclusion of internal frequency compensation circuits are used to ensure that the influence of the power supply voltage, temperature and process variations on the oscillation frequency are minimised. As a result, at a power supply of either 3.3V or 5V and at a temperature of 25 degrees, the fixed oscillation frequency of 12MHz will have a tolerance within 3% (Non-USB mode). Note that if this internal system clock option is selected, as it requires no external pins for its operation, I/O pins PA1 and PA2 are free for use as normal I/O pins. The HIRC has its own power supply pin, HVDD. The HVDD pin must be connected to VDD and an $0.1\mu F$ capacitor to ground. ## Internal 32kHz Oscillator - LIRC The Internal 32kHz System Oscillator is a fully integrated RC oscillator with a typical frequency of 32kHz at 5V, requiring no external components for its implementation. Device trimming during the manufacturing process and the inclusion of internal frequency compensation circuits are used to ensure that the influence of the power supply voltage, temperature and process variations on the oscillation frequency are minimised. As a result, at a power supply of 5V and at a temperature of 25 degrees, the fixed oscillation frequency of 32kHz will have a tolerance within 10%. # Supplementary Internal Clocks The low speed oscillator, in addition to providing a system clock source is also used to provide a clock source, namely f<sub>SUB</sub>, to the Watchdog Timer Interrupt. # **Operating Modes and System Clocks** Present day applications require that their microcontrollers have high performance but often still demand that they consume as little power as possible, conflicting requirements that are especially true in battery powered portable applications. The fast clocks required for high performance will by their nature increase current consumption and of course vice versa, lower speed clocks reduce current consumption. As Holtek has provided these devices with both high and low speed clock sources and the means to switch between them dynamically, the user can optimise the operation of their microcontroller to achieve the best performance/power ratio. # **System Clocks** The device has many different clock sources for both the CPU and peripheral function operation. By providing the user with a wide range of clock options using configuration options and register programming, a clock system can be configured to obtain maximum application performance. The main system clock, can come from either a high frequency, $f_H$ , or low frequency, $f_L$ , source, and is selected using the HLCLK bit and CKS2~CKS0 bits in the SMOD register. The high speed system clock can be sourced from either a HXT or HIRC oscillator, selected via a configuration option. The low speed system clock source can be provided by internal clock $f_L$ , sourced by the LIRC oscillator. The other choice, which is a divided version of the high speed system oscillator has a range of $f_H/2\sim f_H/64$ . The $f_{SUB}$ clock is used as the clock source for the Watchdog timer. Rev. 2.00 48 May 16, 2023 **System Clock Configurations** Note: when the system clock source $f_{SYS}$ is switched to $f_L$ from $f_H$ , the high speed oscillation will stop to conserve the power. Thus there is no $f_{H}\sim f_H/64$ for peripheral circuit to use. # **System Operation Modes** There are six different modes of operation for the microcontroller, each one with its own special characteristics and which can be chosen according to the specific performance and power requirements of the application. There are two modes allowing normal operation of the microcontroller, the NORMAL Mode and SLOW Mode. The remaining four modes, the SLEEP0, SLEEP1, IDLE0 and IDLE1 Mode are used when the microcontroller CPU is switched off to conserve power. | Operation Mode | | Description | l | |----------------|-----|-----------------------------------|------------------| | Operation wode | CPU | f <sub>SYS</sub> | f <sub>SUB</sub> | | NORMAL Mode | On | f <sub>H</sub> ∼f <sub>H/64</sub> | On | | SLOW Mode | On | f∟ | On | | IDLE0 Mode | Off | Off | On | | IDLE1 Mode | Off | On | On | | SLEEP0 Mode | Off | Off | Off | | SLEEP1 Mode | Off | Off | On | # **NORMAL Mode** As the name suggests this is one of the main operating modes where the microcontroller has all of its functions operational and where the system clock is provided by one of the high speed oscillators. This mode operates allowing the microcontroller to operate normally with a clock source will come from one of the high speed oscillators, either the HXT or HIRC oscillators. The high speed oscillator will however first be divided by a ratio ranging from 1 to 64, the actual ratio being selected by the CKS2~CKS0 and HLCLK bits in the SMOD register. Although a high speed oscillator is used, running the microcontroller at a divided clock ratio reduces the operating current. #### **SLOW Mode** This is also a mode where the microcontroller operates normally although now with a slower speed clock source. The clock source is provided by the LIRC. Running the microcontroller in this mode allows it to run with much lower operating currents. In the SLOW Mode, the $f_H$ is off. Rev. 2.00 49 May 16, 2023 #### **IDLE0 Mode** The IDLE0 Mode is entered when a HALT instruction is executed and when the IDLEN bit in the SMOD register is high and the FSYSON bit in the CTRL register is low. In the IDLE0 Mode the system oscillator will be inhibited from driving the CPU but some peripheral functions will remain operational such as the Watchdog Timer, TMs and SIM. In the IDLE0 Mode, the system oscillator will be stopped. In the IDLE0 Mode the Watchdog Timer clock, $f_{SUB}$ , will be on. #### **IDLE1 Mode** The IDLE1 Mode is entered when an HALT instruction is executed and when the IDLEN bit in the SMOD register is high and the FSYSON bit in the CTRL register is high. In the IDLE1 Mode the system oscillator will be inhibited from driving the CPU but may continue to provide a clock source to keep some peripheral functions operational such as the Watchdog Timer, TMs and SIM. In the IDLE1 Mode, the system oscillator will continue to run, and this system oscillator may be high speed or low speed system oscillator. In the IDLE1 Mode the Watchdog Timer clock, f<sub>SUB</sub>, will be on. #### **SLEEP0 Mode** The SLEEP0 Mode is entered when an HALT instruction is executed and when the IDLEN bit in the SMOD register is low. In the SLEEP0 mode the CPU will be stopped, and the $f_L$ clock will be stopped too, and the Watchdog Timer function is disabled. In this mode, the LVDEN is must set to "0". If the LVDEN is set to "1", it won't enter the SLEEP0 Mode. #### **SLEEP1 Mode** The SLEEP1 Mode is entered when an HALT instruction is executed and when the IDLEN bit in the SMOD register is low. In the SLEEP1 mode the CPU will be stopped. However, the $f_{SUB}$ clock will continue to operate if the LVDEN is "1" or the Watchdog Timer function is enabled. ## **Control Register** A single register, SMOD is used for overall control of the internal clocks within the device. # SMOD Register | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------|------|------|------|-------|-----|-----|-------|-------| | Name | CKS2 | CKS1 | CKS0 | FSTEN | LTO | НТО | IDLEN | HLCLK | | R/W | R/W | R/W | R/W | R/W | R | R | R/W | R/W | | POR | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 1 | Bit 7~5 CKS2~CKS0: The system clock selection when HLCLK is "0". $\begin{array}{c} 000: \ f_L \ (\ f_{LIRC}) \\ 001: \ f_L \ (f_{LIRC}) \\ 010: \ f_H/64 \\ 011: \ f_H/32 \\ 100: \ f_H/16 \\ 101: \ f_H/8 \\ 110: \ f_H/4 \end{array}$ These three bits are used to select which clock is used as the system clock source. In addition to the system clock source, which can be the LIRC, a divided version of the high speed system oscillator can also be chosen as the system clock source. Bit 4 FSTEN: Fast Wake-up Control (only for HXT) 0: Disable 1: Enable 111: $f_H/2$ Rev. 2.00 50 May 16, 2023 This is the Fast Wake-up Control bit which determines if the $f_L$ clock source is initially used after the device wakes up. When the bit is high, the $f_L$ clock source can be used as a temporary system clock to provide a faster wake up time as the $f_L$ clock is available. Bit 3 LTO: Low speed system oscillator ready flag 0: not ready 1: ready This is the low speed system oscillator ready flag which indicates when the low speed system oscillator is stable after power on reset or a wake-up has occurred. The flag will be low when in the SLEEPO Mode but after a wake-up has occurred, the flag will change to a high level after 1~2 clock cycles if the LIRC oscillator is used. Bit 2 **HTO**: High speed system oscillator ready flag 0: not ready 1: ready This is the high speed system oscillator ready flag which indicates when the high speed system oscillator is stable. This flag is cleared to "0" by hardware when the device is powered on and then changes to a high level after the high speed system oscillator is stable. Therefore this flag will always be read as "1" by the application program after device power-on. The flag will be low when in the SLEEP or IDLE0 Mode but after a wake-up has occurred, the flag will change to a high level after 1024 clock cycles if the HXT oscillator is used and after 1024 clock cycles if the HIRC oscillator is used. Bit 1 IDLEN: IDLE Mode control 0: Disable 1: Enable This is the IDLE Mode Control bit and determines what happens when the HALT instruction is executed. If this bit is high, when a HALT instruction is executed the device will enter the IDLE Mode. In the IDLE1 Mode the CPU will stop running but the system clock will continue to keep the peripheral functions operational, if FSYSON bit is high. If FSYSON bit is low, the CPU and the system clock will all stop in IDLE0 mode. If the bit is low the device will enter the SLEEP Mode when a HALT instruction is executed. Bit 0 HLCLK: system clock selection 0: $f_{\text{H}}/2{\sim}f_{\text{H}}/64$ or $f_{\text{L}}$ 1: f<sub>H</sub> This bit is used to select if the $f_H$ clock or the $f_H/2\sim f_H/64$ or $f_L$ clock is used as the system clock. When the bit is high the $f_H$ clock will be selected and if low the $f_H/2\sim f_H/64$ or $f_L$ clock will be selected. When system clock switches from the $f_H$ clock to the $f_L$ clock and the $f_H$ clock will be automatically switched off to conserve power. #### Fast Wake-up To minimise power consumption the device can enter the SLEEP or IDLE0 Mode, where the system clock source to the device will be stopped. However when the device is woken up again, it can take a considerable time for the original system oscillator to restart, stabilise and allow normal operation to resume. To ensure the device is up and running as fast as possible a Fast Wake-up function is provided, which allows $f_L$ , namely the LIRC oscillator, to act as a temporary clock to first drive the system until the original system oscillator has stabilised. As the clock source for the Fast Wake-up function is $f_L$ , the Fast Wake-up function is only available in the SLEEP1 and IDLE0 modes. When the device is woken up from the SLEEP0 mode, the Fast Wake-up function has no effect because the $f_L$ clock is stopped. The Fast Wake-up enable/disable function is controlled using the FSTEN bit in the SMOD register. If the HXT oscillator is selected as the NORMAL Mode system clock, and if the Fast Wake-up function is enabled, then it will take one to two $t_L$ clock cycles of the LIRC oscillator for the system to wake-up. The system will then initially run under the $f_L$ clock source until 1024 HXT clock cycles have elapsed, at which point the HTO flag will switch high and the system will switch over to operating from the HXT oscillator. If the HIRC oscillator or LIRC oscillator is used as the system oscillator then it will take 1024 clock cycles of the HIRC or 1~2 cycles of the LIRC to wake up the system from the SLEEP or IDLE0 Mode. The Fast Wake-up bit, FSTEN will have no effect in these cases. | System Oscillator | FSTEN<br>Bit | Wake-up Time<br>(SLEEP0 Mode) | Wake-up Time<br>(SLEEP1 Mode) | Wake-up Time<br>(IDLE0 Mode) | Wake-up Time<br>(IDLE1 Mode) | |-------------------|--------------|-------------------------------|------------------------------------------------------------------------------|------------------------------|------------------------------| | | 0 | 1024 HXT cycles | 1024 HX | 1~2 HXT cycles | | | HXT | 1 | 1024 HXT cycles | 1~2 f <sub>L</sub> cycles (Syston<br>for 1024 HXT cycles<br>over to run with | 1~2 HXT cycles | | | HIRC | х | 1024 HIRC cycles | 1024 HIR | 1~2 HIRC cycles | | | LIRC | х | 1~2 LIRC cycles | 1~2 LIRC cycles | | 1~2 LIRC cycles | Wake-Up Times Note that if the Watchdog Timer is disabled, which means that the LIRC is off, then there will be no Fast Wake-up function available when the device wakes-up from the SLEEP0 Mode. ## **Operating Mode Switching and Wake-up** The device can switch between operating modes dynamically allowing the user to select the best performance/power ratio for the present task in hand. In this way microcontroller operations that do not require high performance can be executed using slower clocks thus requiring less operating current and prolonging battery life in portable applications. In simple terms, Mode Switching between the NORMAL Mode and SLOW Mode is executed using the HLCLK bit and CKS2~CKS0 bits in the SMOD register while Mode Switching from the NORMAL/SLOW Modes to the SLEEP/IDLE Modes is executed via the HALT instruction. When a HALT instruction is executed, whether the device enters the IDLE Mode or the SLEEP Mode is determined by the condition of the IDLEN bit in the SMOD register and FSYSON in the CTRL register. Rev. 2.00 52 May 16, 2023 When the HLCLK bit switches to a low level, which implies that clock source is switched from the high speed clock source, $f_{\rm H}$ , to the clock source, $f_{\rm H}/2\sim f_{\rm H}/64$ or $f_{\rm L}$ . If the clock is from the $f_{\rm L}$ , the high speed clock source will stop running to conserve power. When this happens it must be noted that the $f_{\rm H}/16$ and $f_{\rm H}/64$ internal clock sources will also stop running, which may affect the operation of other internal functions such as the TMs and the SIM. The accompanying flowchart shows what happens when the device moves between the various operating modes. # **NORMAL Mode to SLOW Mode Switching** When running in the NORMAL Mode, which uses the high speed system oscillator, and therefore consumes more power, the system clock can switch to run in the SLOW Mode by set the HLCLK bit to "0" and set the CKS2~CKS0 bits to "000" or "001" in the SMOD register. This will then use the low speed system oscillator which will consume less power. Users may decide to do this for certain operations which do not require high performance and can subsequently reduce power consumption. The SLOW Mode is sourced from the LIRC oscillator and therefore requires these oscillators to be stable before full mode switching occurs. This is monitored using the LTO bit in the SMOD register. ## **SLOW Mode to NORMAL Mode Switching** In SLOW Mode the system uses the LIRC low speed system oscillator. To switch back to the NORMAL Mode, where the high speed system oscillator is used, the HLCLK bit should be set to "1" or HLCLK bit is "0", but CKS2~CKS0 is set to "010", "011", "100", "101", "110" or "111". As a certain amount of time will be required for the high frequency clock to stabilise, the status of the HTO bit is checked. The amount of time required for high speed system oscillator stabilization depends upon which high speed system oscillator type is used. # **Entering the SLEEP0 Mode** There is only one way for the device to enter the SLEEP0 Mode and that is to execute the "HALT" instruction in the application program with the IDLEN bit in SMOD register equal to "0" and the WDT and LVD both off. When this instruction is executed under the conditions described above, the following will occur: - The system clock and WDT clock will be stopped and the application program will stop at the "HALT" instruction. - The Data Memory contents and registers will maintain their present condition. - The WDT will be cleared and stopped. - The I/O ports will maintain their present conditions. - In the status register, the Power Down flag, PDF, will be set and the Watchdog time-out flag, TO, will be cleared. Rev. 2.00 54 May 16, 2023 #### **Entering the SLEEP1 Mode** There is only one way for the device to enter the SLEEP1 Mode and that is to execute the "HALT" instruction in the application program with the IDLEN bit in SMOD register equal to "0" and the WDT or LVD on. When this instruction is executed under the conditions described above, the following will occur: - The system clock will be stopped and the application program will stop at the "HALT" instruction, but the WDT or LVD will remain with the clock source coming from the f<sub>SUB</sub> clock. - The Data Memory contents and registers will maintain their present condition. - The WDT will be cleared and resume counting if the WDT is enabled. - The I/O ports will maintain their present conditions. - In the status register, the Power Down flag, PDF, will be set and the Watchdog time-out flag, TO, will be cleared. # **Entering the IDLE0 Mode** There is only one way for the device to enter the IDLE0 Mode and that is to execute the "HALT" instruction in the application program with the IDLEN bit in SMOD register equal to "1" and the FSYSON bit in CTRL register equal to "0". When this instruction is executed under the conditions described above, the following will occur: - The system clock will be stopped and the application program will stop at the "HALT" instruction, but the f<sub>SUB</sub> clock will be on. - The Data Memory contents and registers will maintain their present condition. - The WDT will be cleared and resume counting if the WDT is enabled. - The I/O ports will maintain their present conditions. - In the status register, the Power Down flag, PDF, will be set and the Watchdog time-out flag, TO, will be cleared. #### **Entering the IDLE1 Mode** There is only one way for the device to enter the IDLE1 Mode and that is to execute the "HALT" instruction in the application program with the IDLEN bit in SMOD register equal to "1" and the FSYSON bit in CTRL register equal to "1". When this instruction is executed under the conditions described above, the following will occur: - The system clock and f<sub>SUB</sub> clock will be on and the application program will stop at the "HALT" instruction. - The Data Memory contents and registers will maintain their present condition. - The WDT will be cleared and resume counting if the WDT is enabled. - The I/O ports will maintain their present conditions. - In the status register, the Power Down flag, PDF, will be set and the Watchdog time-out flag, TO, will be cleared. #### **Standby Current Considerations** As the main reason for entering the SLEEP or IDLE Mode is to keep the current consumption of the device to as low a value as possible, perhaps only in the order of several micro-amps except in the IDLE1 Mode, there are other considerations which must also be taken into account by the circuit designer if the power consumption is to be minimised. Special attention must be made to the I/O pins on the device. All high-impedance input pins must be connected to either a fixed high or low level as any floating input pins could create internal oscillations and result in increased current consumption. Rev. 2.00 55 May 16, 2023 This also applies to devices which have different package types, as there may be unbonded pins. These must either be setup as outputs or if setup as inputs must have pull-high resistors connected. Care must also be taken with the loads, which are connected to I/O pins, which are setup as outputs. These should be placed in a condition in which minimum current is drawn or connected only to external circuits that do not draw current, such as other CMOS inputs. Also note that additional standby current will also be required if the LIRC oscillator is enabled. In the IDLE1 Mode the system oscillator is on, if the system oscillator is from the high speed system oscillator, the additional standby current will also be perhaps in the order of several hundred microamps # Wake-up After the system enters the SLEEP or IDLE Mode, it can be woken up from one of various sources listed as follows: - · An external or USB reset - An external rising or falling edge on PA and a falling edge on PB~PE, except for PE1 - · A system interrupt - · A WDT overflow If the system is woken up by an external or USB reset, the device will experience a full system reset, however, if the device is woken up by a WDT overflow, a Watchdog Timer reset will be initiated. Although both of these wake-up methods will initiate a reset operation, the actual source of the wake-up can be determined by examining the TO and PDF flags. The PDF flag is cleared by a system power-up or executing the clear Watchdog Timer instructions and is set when executing the "HALT" instruction. The TO flag is set if a WDT time-out occurs, and causes a wake-up that only resets the Program Counter and Stack Pointer, the other flags remain in their original status. Each pin on Ports can be setup using the PAWU and PXWU registers to permit a negative transition on the pin to wake-up the system. When a Port pin wake-up occurs, the program will resume execution at the instruction following the "HALT" instruction. If the system is woken up by an interrupt, then two possible situations may occur. The first is where the related interrupt is disabled or the interrupt is enabled but the stack is full, in which case the program will resume execution at the instruction following the "HALT" instruction. In this situation, the interrupt which woke-up the device will not be immediately serviced, but will rather be serviced later when the related interrupt is finally enabled or when a stack level becomes free. The other situation is where the related interrupt is enabled and the stack is not full, in which case the regular interrupt response takes place. If an interrupt request flag is set high before entering the SLEEP or IDLE Mode, the wake-up function of the related interrupt will be disabled. #### **Programming Considerations** - If the device is woken up from the SLEEP0 Mode to the NORMAL Mode, the high speed system oscillator needs an SST period. The device will execute first instruction after HTO is "1". - If the device is woken up from the SLEEP1 Mode to NORMAL Mode, and the system clock source is from HXT oscillator and FSTEN is "1", the system clock can be switched to the LIRC oscillator after wake up. - There are peripheral functions, such as WDT, TMs and SIM, for which the f<sub>SYS</sub> is used. If the system clock source is switched from f<sub>H</sub> to f<sub>L</sub>, the clock source to the peripheral functions mentioned above will change accordingly. - The on/off condition of $f_L$ depends upon whether the WDT is enabled or disabled as the WDT clock source is generated from $f_L$ . Rev. 2.00 56 May 16, 2023 # **Watchdog Timer** The Watchdog Timer is provided to prevent program malfunctions or sequences from jumping to unknown locations, due to certain uncontrollable external events such as electrical noise. # **Watchdog Timer Clock Source** The Watchdog Timer clock source is provided by the internal clock, $f_{SUB}$ , which is sourced from the LIRC oscillator. The Watchdog Timer source clock is then subdivided by a ratio of $2^8$ to $2^{18}$ to give longer timeouts, the actual value being chosen using the WS2~WS0 bits in the WDTC register. The LIRC internal oscillator has an approximate period of 32kHz at a supply voltage of 5V. However, it should be noted that this specified internal clock period can vary with VDD, temperature and process variations. The WDT function is allowed to enable or disable by setting the WDTC register data. # **Watchdog Timer Control Register** A single register, WDTC, controls the required timeout period as well as the enable/disable operation. The WRF software reset flag will be indicated in the CTRL register. ## WDTC Register | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------|-----|-----|-----|-----|-----|-----|-----|-----| | Name | WE4 | WE3 | WE2 | WE1 | WE0 | WS2 | WS1 | WS0 | | R/W | POR | 0 | 1 | 0 | 1 | 0 | 0 | 1 | 1 | Bit 7~3 **WE4~WE0**: WDT function software control 10101: WDT disabled 01010: WDT enabled Other values: Reset MCU When these bits are changed to any other values due to environmental noise the microcontroller will be reset; this reset operation will be activated after 2~3 LIRC clock cycles and the WRF bit in the CTRL register will be set to 1 to indicate the reset source. #### Bit 2~0 WS2, WS1, WS0: WDT time-out period selection 000: 28/fsub 001: 2<sup>10</sup>/fsub 010: 2<sup>12</sup>/f<sub>SUB</sub> 011: 2<sup>14</sup>/f<sub>SUB</sub> 100: 2<sup>15</sup>/f<sub>SUB</sub> 101: 2<sup>16</sup>/fsub 110: 2<sup>17</sup>/fsub 111: 2<sup>18</sup>/f<sub>SUB</sub> These three bits determine the division ratio of the Watchdog Timer source clock, which in turn determines the time-out period. #### CTRL Register | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------|--------|---|---|---|---|------|-----|-----| | Name | FSYSON | _ | _ | _ | _ | LVRF | LRF | WRF | | R/W | R/W | _ | _ | _ | _ | R/W | R/W | R/W | | POR | 0 | _ | _ | _ | _ | х | 0 | 0 | Bit 7 **FSYSON**: f<sub>SYS</sub> control in IDLE Mode Described elsewhere. Bit 6~3 "—": Unimplemented, read as "0" Bit 2 LVRF: LVR function reset flag LVRF: LVR function reset flag Described elsewhere. Bit 1 LRF: LVR control register software reset flag Described elsewhere. Bit 0 WRF: WDT control register software reset flag 0: Not occurred 1: Occurred This bit is set to 1 by the WDT Control register software reset and cleared by the application program. Note that this bit can only be cleared to 0 by the application program. # **Watchdog Timer Operation** The Watchdog Timer operates by providing a device reset when its timer overflows. This means that in the application program and during normal operation the user has to strategically clear the Watchdog Timer before it overflows to prevent the Watchdog Timer from executing a reset. This is done using the clear watchdog instructions. If the program malfunctions for whatever reason, jumps to an unknown location, or enters an endless loop, these clear instructions will not be executed in the correct manner, in which case the Watchdog Timer will overflow and reset the device. With regard to the Watchdog Timer enable/disable function, there are also five bits, WE4~WE0, in the WDTC register to offer additional enable/disable and reset control of the Watchdog Timer. #### WDT Enable/Disabled using the WDT Control Register The WDT is enabled/disabled using the WDT control register, the WE4~WE0 values can determine which mode the WDT operates in. The WDT will be disabled when the WE4~WE0 bits are set to a value of 10101B. The WDT function will be enabled if the WE4~WE0 bit value is equal to 01010B. If the WE4~WE0 bits are set to any other values other than 01010B and 10101B, it will reset the device after 2~3 LIRC clock cycles. After power on these bits will have the value of 01010B. | WDT | WE4~WE0 Bits | WDT Function | | |------------------------------------|-----------------|--------------|--| | 0 1 11 11 11 11 11 | 10101B | Disable | | | Controlled by WDT Control Register | 01010B | Enable | | | Control (Cogloto) | Any other value | Reset MCU | | # Watchdog Timer Enable/Disable Control Under normal program operation, a Watchdog Timer time-out will initialise a device reset and set the status bit TO. However, if the system is in the SLEEP or IDLE Mode, when a Watchdog Timer time-out occurs, the TO bit in the status register will be set and only the Program Counter and Stack Pointer will be reset. Three methods can be adopted to clear the Watchdog Timer contents. The first is a WDT reset, which means a value other than 01010B or 10101B is written into the WE4~WE0 bit locations, the second is to use the Watchdog Timer software clear instructions and the third is via a HALT instruction. There is only one method of using software instruction to clear the Watchdog Timer and that is to use the single "CLR WDT" instruction to clear the WDT. Rev. 2.00 58 May 16, 2023 The maximum time out period is when the $2^{18}$ division ratio is selected. As an example, with a 32kHz LIRC oscillator as its source clock, this will give a maximum watchdog period of around 8 seconds for the $2^{18}$ division ratio, and a minimum timeout of 7.8ms for the $2^{8}$ division ration. # **Reset and Initialisation** A reset function is a fundamental part of any microcontroller ensuring that the device can be set to some predetermined condition irrespective of outside parameters. A hardware reset will of course be automatically implemented after the device is powered-on, however there are a number of other hardware and software reset sources that can be implemented dynamically when the device is running. #### **Reset Overview** The most important reset condition is after power is first applied to the microcontroller. In this case, internal circuitry will ensure that the microcontroller, after a short delay, will be in a well defined state and ready to execute the first program instruction. After this power-on reset, certain important internal registers will be set to defined states before the program instructions commence execution. One of these registers is the Program Counter, which will be reset to zero forcing the microcontroller to begin program execution from the lowest Program Memory address. The devices provide several reset sources to generate the internal reset signal, providing extended MCU protection. The different types of resets are listed in the accompanying table. | Reset Name | Abbreviation | Indication Bit | Register | Notes | |--------------------------------------|--------------|----------------|----------|----------------------------| | Power-on reset | POR | _ | _ | Auto generated at power on | | Reset pin | RES | _ | _ | Hardware reset | | Low voltage reset | LVR | LVRF | CTRL | Low VDD voltage | | Watchdog reset | WDT | TO | STATUS | | | WDTC register setting software reset | _ | WRF | CTRL | Write to WDTC register | | LVRC register setting sofrware reset | _ | LRF | CTRL | Write to LVRC register | **Reset Source Summary** In addition to the power-on reset, situations may arise where it is necessary to forcefully apply a reset condition when the microcontroller is running. One example of this is where after power has been applied and the microcontroller is already running, the $\overline{RES}$ line is forcefully pulled low. In such a case, known as a normal operation reset, some of the registers remain unchanged allowing the microcontroller to proceed with normal operation after the reset line is allowed to return high. Another type of reset is when the Watchdog Timer overflows and resets the microcontroller. All types of reset operations result in different register conditions being setup. Another reset exists in the form of a Low Voltage Reset, LVR, where a full reset, similar to the RES reset is implemented in situations where the power supply voltage falls below a certain threshold. # **Reset Functions** There are several ways in which a microcontroller reset can occur, through events occurring both internally and externally: #### **Power-on Reset** The most fundamental and unavoidable reset is the one that occurs after power is first applied to the microcontroller. As well as ensuring that the Program Memory begins execution from the first memory address, a power-on reset also ensures that certain other registers are preset to known conditions. All the I/O port and port control registers will power up in a high condition ensuring that all pins will be first set to inputs. Note: $t_{RSTD}$ is power-on delay, typical time = 50ms **Power-on Reset Timing Chart** #### **RES** Pin Although the microcontroller has an internal RC reset function, if the VDD power supply rise time is not fast enough or does not stabilise quickly at power-on, the internal reset function may be incapable of providing proper reset operation. For this reason it is recommended that an external RC network is connected to the $\overline{RES}$ pin, whose additional time delay will ensure that the $\overline{RES}$ pin remains low for an extended period to allow the power supply to stabilise. During this time delay, normal operation of the microcontroller will be inhibited. After the $\overline{RES}$ line reaches a certain voltage value, the reset delay time $t_{RSTD}$ is invoked to provide an extra delay time after which the microcontroller will begin normal operation. The abbreviation SST in the figures stands for System Start-up Timer. For most applications a resistor connected between VDD and the $\overline{RES}$ pin and a capacitor connected between VSS and the $\overline{RES}$ pin will provide a suitable external reset circuit. Any wiring connected to the $\overline{RES}$ pin should be kept as short as possible to minimise any stray noise interference. For applications that operate within an environment where more noise is present the Enhanced Reset Circuit shown is recommended. Note: "\*" it is recommended that this component is added for added ESD protection "\*\*" It is recommended that this component is added in environments where power line noise is significant. # External RES Circuit Rev. 2.00 60 May 16, 2023 More information regarding external reset circuits is located in Application Note HA0075E on the Holtek website. Pulling the $\overline{RES}$ Pin low using external hardware will also execute a device reset. In this case, as in the case of other resets, the Program Counter will reset to zero and program execution initiated from this point. Note: t<sub>RSTD</sub> is power-on delay, typical time = 16.7ms RES Reset Timing Chart # Low Voltage Reset - LVR The microcontroller contains a low voltage reset circuit in order to monitor the supply voltage of the device and provide an MCU reset should the value fall below a certain predefined level. #### LVR Operation The LVR function is always enabled with a specific LVR voltage $V_{LVR}$ . If the supply voltage of the device drops to within a range of $0.9V \sim V_{LVR}$ such as might occur when changing the battery in battery powered applications, the LVR will automatically reset the device internally and the LVRF bit in the CTRL register will also be set to 1. For a valid LVR signal, a low supply voltage, i.e., a voltage in the range between $0.9V \sim V_{LVR}$ must exist for a time greater than that specified by $t_{LVR}$ in the A.C. characteristics. If the low supply voltage state does not exceed this value, the LVR will ignore the low supply voltage and will not perform a reset function. The actual $V_{LVR}$ value can be selected by the LVS bits in the LVRC register. If the LVS7~LVS0 bits are changed to some different values by environmental noise, the LVR will reset the device after 2~3 LIRC clock cycles. When this happens, the LRF bit in the CTRL register will be set to 1. After power on the register will have the value of 01010101B. Note that the LVR function will be automatically disabled when the device enters the power down mode. Note: $t_{RSTD}$ is power-on delay, typical time = 16.7ms **Low Voltage Reset Timing Chart** #### LVRC Register | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------|------|------|------|------|------|------|------|------| | Name | LVS7 | LVS6 | LVS5 | LVS4 | LVS3 | LVS2 | LVS1 | LVS0 | | R/W | POR | 0 | 1 | 0 | 1 | 0 | 1 | 0 | 1 | Bit 7~0 LVS7~LVS0: LVR Voltage Select control 01010101: 2.1V 00110011: 2.55V 10011001: 3.15V 10101010: 3.8V Any other value: Generates MCU reset–register is reset to POR value When an actual low voltage condition occurs, as specified by one of the four defined LVR voltage values above, an MCU reset will be generated. The reset operation will be activated Rev. 2.00 61 May 16, 2023 after 2~3 LIRC clock cycles. In this situation the register contents will remain the same after such a reset occurs. Any register value, other than the four defined LVR values above, will also result in the generation of an MCU reset. The reset operation will be activated after 2~3 LIRC clock cycles. However in this situation the register contents will be reset to the POR value. # CTRL Register | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------|--------|---|---|---|---|------|-----|-----| | Name | FSYSON | _ | _ | _ | _ | LVRF | LRF | WRF | | R/W | R/W | _ | _ | _ | _ | R/W | R/W | R/W | | POR | 0 | _ | _ | _ | _ | х | 0 | 0 | Bit 7 FSYSON: f<sub>SYS</sub> Control in IDLE Mode Describe elsewhere. Bit 6~3 "—": Unimplemented, read as "0" Bit 2 LVRF: LVR function reset flag 0: Not occur 1: Occurred This bit is set to 1 when a specific Low Voltage Reset situation condition occurs. This bit can only be cleared to 0 by the application program. Bit 1 LRF: LVR Control register software reset flag 0: Not occur 1: Occurred This bit is set to 1 if the LVRC register contains any non defined LVR voltage register values. This in effect acts like a software reset function. This bit can only be cleared to 0 by the application program. Bit 0 WRF: WDT Control register software reset flag Describe elsewhere. # **Watchdog Time-out Reset during Normal Operation** The Watchdog time-out Reset during normal operation is the same as a hardware RES pin reset except that the Watchdog time-out flag TO will be set to "1". Note: $t_{RSTD}$ is power-on delay, typical time = 16.7ms WDT Time-out Reset during Normal Operation Timing Chart # Watchdog Time-out Reset during SLEEP or IDLE Mode The Watchdog time-out Reset during SLEEP or IDLE Mode is a little different from other kinds of reset. Most of the conditions remain unchanged except that the Program Counter and the Stack Pointer will be cleared to "0" and the TO flag will be set to "1". Refer to the A.C. Characteristics for $t_{\text{SST}}$ details. Note: The $t_{SST}$ is 15~16 clock cycles if the system clock source is provided by HIRC. The $t_{SST}$ is 1024 clock for HXT. The $t_{SST}$ is 1~2 clock for LIRC. # WDT Time-out Reset during SLEEP or IDLE Timing Chart Rev. 2.00 62 May 16, 2023 ## **WDTC Register Software Reset** A WDTC software reset will be generated when a value other than "10101" or "01010", exist in the highest five bits of the WDTC register. The WRF bit in the CTRL register will be set high when this occurs, thus indicating the generation of a WDTC software reset. ## WDTC Register | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------|-----|-----|-----|-----|-----|-----|-----|-----| | Name | WE4 | WE3 | WE2 | WE1 | WE0 | WS2 | WS1 | WS0 | | R/W | POR | 0 | 1 | 0 | 1 | 0 | 0 | 1 | 1 | Bit 7~3 WE4, WE3, WE2, WE1, WE0: WDT Software Control 10101: WDT disable 01010: WDT enable (default) Other: MCU reset Bit 2~0 WS2, WS1, WS0: WDT time-out period selection. Described elsewhere # **Reset Initial Conditions** The different types of reset described affect the reset flags in different ways. These flags, known as PDF and TO are located in the status register and are controlled by various microcontroller operations, such as the SLEEP or IDLE Mode function or Watchdog Timer. The reset flags are shown in the table: | то | PDF | RESET Conditions | |----|-----|------------------------------------------------------------| | 0 | 0 | Power-on reset | | u | u | RES, LVR or USB reset during NORMAL or SLOW Mode operation | | 1 | u | WDT time-out reset during NORMAL or SLOW Mode operation | | 1 | 1 | WDT time-out reset during IDLE or SLEEP Mode operation | "u"stands for unchanged The following table indicates the way in which the various components of the microcontroller are affected after a power-on reset occurs. | Item | Condition After RESET | | | | | |---------------------|--------------------------------------------------|--|--|--|--| | Program Counter | Reset to zero | | | | | | Interrupts | All interrupts will be disabled | | | | | | WDT | Clear after reset, WDT begins counting | | | | | | Timer/Event Counter | Timer Counter will be turned off | | | | | | Input/Output Ports | I/O ports will be setup as inputs | | | | | | Stack Pointer | Stack Pointer will point to the top of the stack | | | | | Rev. 2.00 63 May 16, 2023 The different kinds of resets all affect the internal registers of the microcontroller in different ways. To ensure reliable continuation of normal program execution after a reset occurs, it is important to know what condition the microcontroller is in after a particular reset occurs. The following table describes how each type of reset affects each of the microcontroller internal registers. Note that where more than one package type exists the table will reflect the situation for the larger package type. The HT68FB540 register states are summarized below | Register | Reset<br>(Power On) | WDT Time-out/<br>WDTC Software<br>Reset (Normal<br>Operation) | RES<br>Reset/LVRC<br>Software<br>Reset (Normal<br>Operation) | RES<br>Reset<br>(HALT) | WDT<br>Time-out<br>(HALT)* | USB-reset<br>(Normal) | USB-reset<br>(HALT) | | |----------------|---------------------|---------------------------------------------------------------|--------------------------------------------------------------|------------------------|----------------------------|-----------------------|---------------------|--| | MP0 | xxxx xxxx | xxxx xxxx | xxxx xxxx | xxxx xxxx | uuuu uuuu | xxxx xxxx | xxxx xxxx | | | MP1 | xxxx xxxx | xxxx xxxx | xxxx xxxx | xxxx xxxx | uuuu uuuu | xxxx xxxx | xxxx xxxx | | | ACC | xxxx xxxx | uuuu uuuu | uuuu uuuu | uuuu uuuu | uuuu uuuu | uuuu uuuu | uuuu uuuu | | | PCL | 0000 0000 | 0000 0000 | 0000 0000 | 0000 0000 | 0000 0000 | 0000 0000 | 0000 0000 | | | TBLP | xxxx xxxx | uuuu uuuu | uuuu uuuu | uuuu uuuu | uuuu uuuu | uuuu uuuu | uuuu uuuu | | | TBLH | xxxx xxxx | uuuu uuuu | uuuu uuuu | uuuu uuuu | uuuu uuuu | uuuu uuuu | uuuu uuuu | | | TBHP | xxxx | uuuu | uuuu | uuuu | uuuu | uuuu | uuuu | | | STATUS | 00 xxxx | 1u uuuu | uu uuuu | 01 uuuu | 11 uuuu | uu uuuu | uu uuuu | | | ВР | 0 | 0 | 0 | 0 | u | 0 | 0 | | | SMOD | 0000 0011 | 0000 0011 | 0000 0011 | 0000 0011 | uuuu uuuu | 0000 0011 | 0000 0011 | | | INTEG | 0000 0000 | 0000 0000 | 0000 0000 | 0000 0000 | uuuu uuuu | 0000 0000 | 0000 0000 | | | LVDC | 00 -000 | 00 -000 | 00 -000 | 00 -000 | uu -uuu | 00 -000 | 00 -000 | | | INTC0 | -000 0000 | -000 0000 | -000 0000 | -000 0000 | -uuu uuuu | -000 0000 | -000 0000 | | | INTC1 | 00-0 00-0 | 00-0 00-0 | 00-0 00-0 | 00-0 00-0 | uu-u uu-u | 00-0 00-0 | 00-0 00-0 | | | INTC2 | 0000 0000 | 0000 0000 | 0000 0000 | 0000 0000 | uuuu uuuu | 0000 0000 | 0000 0000 | | | MFI0 | 0000 0000 | 0000 0000 | 0000 0000 | 0000 0000 | uuuu uuuu | 0000 0000 | 0000 0000 | | | MFI1 | 0000 0000 | 0000 0000 | 0000 0000 | 0000 0000 | uuuu uuuu | 0000 0000 | 0000 0000 | | | PA | 1111 1111 | 1111 1111 | 1111 1111 | 1111 1111 | uuuu uuuu | 1111 1111 | 1111 1111 | | | PAC | 1111 1111 | 1111 1111 | 1111 1111 | 1111 1111 | uuuu uuuu | 1111 1111 | 1111 1111 | | | РВ | -111 1111 | -111 1111 | -111 1111 | -111 1111 | -uuu uuuu | -111 1111 | -111 1111 | | | PBC | -111 1111 | -111 1111 | -111 1111 | -111 1111 | -uuu uuuu | -111 1111 | -111 1111 | | | PE | 101 | 101 | 101 | 101 | uuu | 101 | 101 | | | PEC | 111 | 111 | 111 | 111 | uuu | 111 | 111 | | | WDTC | 0101 0011 | 0101 0011 | 0101 0011 | 0101 0011 | uuuu uuuu | 0101 0011 | 0101 0011 | | | FRCR | 00 | 00 | 00 | 00 | uu | 00 | 00 | | | FCR | 0000 0000 | 0000 0000 | 0000 0000 | 0000 0000 | uuuu uuuu | 0000 0000 | 0000 0000 | | | FARL | xxxx xxxx | xxxx xxxx | xxxx xxxx | xxxx xxxx | uuuu uuuu | xxxx xxxx | xxxx xxxx | | | FARH | XXXX | xxxx | XXXX | xxxx | uuuu | xxxx | xxxx | | | FD0L | xxxx xxxx | xxxx xxxx | xxxx xxxx | xxxx xxxx | uuuu uuuu | xxxx xxxx | xxxx xxxx | | | FD0H | xxxx xxxx | xxxx xxxx | xxxx xxxx | xxxx xxxx | uuuu uuuu | xxxx xxxx | xxxx xxxx | | | FD1L | xxxx xxxx | xxxx xxxx | xxxx xxxx | xxxx xxxx | uuuu uuuu | xxxx xxxx | xxxx xxxx | | | FD1H | xxxx xxxx | xxxx xxxx | xxxx xxxx | xxxx xxxx | uuuu uuuu | xxxx xxxx | xxxx xxxx | | | FD2L | xxxx xxxx | xxxx xxxx | xxxx xxxx | xxxx xxxx | uuuu uuuu | xxxx xxxx | xxxx xxxx | | | FD2H | XXXX XXXX | xxxx xxxx | xxxx xxxx | xxxx xxxx | uuuu uuuu | xxxx xxxx | xxxx xxxx | | | FD3L | XXXX XXXX | xxxx xxxx | xxxx xxxx | xxxx xxxx | uuuu uuuu | xxxx xxxx | xxxx xxxx | | | FD3H | xxxx xxxx | xxxx xxxx | xxxx xxxx | xxxx xxxx | uuuu uuuu | xxxx xxxx | xxxx xxxx | | | I2CTOC | 0000 0000 | 0000 0000 | 0000 0000 | 0000 0000 | uuuu uuuu | 0000 0000 | 0000 0000 | | | SIMC0 | 1110 000- | 1110 000- | 1110 000- | 1110 000- | uuuu uuu- | 1110 000- | 1110 000- | | | SIMC1 | 1000 0001 | 1000 0001 | 1000 0001 | 1000 0001 | uuuu uuuu | 1000 0001 | 1000 0001 | | | SIMD | XXXX XXXX | xxxx xxxx | xxxx xxxx | xxxx xxxx | uuuu uuuu | xxxx xxxx | xxxx xxxx | | | SIMA/<br>SIMC2 | 0000 0000 | 0000 0000 | 0000 0000 | 0000 0000 | uuuu uuuu | 0000 0000 | 0000 0000 | | Rev. 2.00 64 May 16, 2023 | Register | Reset<br>(Power On) | WDT Time-out/<br>WDTC Software<br>Reset (Normal<br>Operation) | RES<br>Reset/LVRC<br>Software<br>Reset (Normal<br>Operation) | RES<br>Reset<br>(HALT) | WDT<br>Time-out<br>(HALT)* | USB-reset<br>(Normal) | USB-reset<br>(HALT) | |--------------|---------------------|---------------------------------------------------------------|--------------------------------------------------------------|------------------------|----------------------------|-----------------------|---------------------| | SPIAC0 | 1110- | 1110- | 1110- | 1110- | uuuu- | 1110- | 1110- | | SPIAC1 | 00 0000 | 00 0000 | 00 0000 | 00 0000 | uu uuuu | 00 0000 | 00 0000 | | SPIAD | xxxx xxxx | xxxx xxxx | xxxx xxxx | xxxx xxxx | uuuu uuuu | xxxx xxxx | xxxx xxxx | | SBSC | 00000 | 00000 | 00000 | 00000 | uuuuu | 00000 | 00000 | | PAWU | 0000 0000 | 0000 0000 | 0000 0000 | 0000 0000 | uuuu uuuu | 0000 0000 | 0000 0000 | | PADIR | 0000 0000 | 0000 0000 | 0000 0000 | 0000 0000 | uuuu uuuu | 0000 0000 | 0000 0000 | | PAPU | 0000 0000 | 0000 0000 | 0000 0000 | 0000 0000 | uuuu uuuu | 0000 0000 | 0000 0000 | | PXPU | -000 | -000 | -000 | -000 | -uuu | -000 | -000 | | PXWU | -000 | -000 | -000 | -000 | -uuu | -000 | -000 | | TMPC0 | 0101 | 0101 | 0101 | 0101 | uuuu | 0101 | 0101 | | TMPC1 | 0101 | 0101 | 0101 | 0101 | uuuu | 0101 | 0101 | | TM0C0 | 0000 0 | 0000 0 | 0000 0 | 0000 0 | uuuu u | 0000 0 | 0000 0 | | TM0C1 | 0000 0000 | 0000 0000 | 0000 0000 | 0000 0000 | uuuu uuuu | 0000 0000 | 0000 0000 | | TM0DL | 0000 0000 | 0000 0000 | 0000 0000 | 0000 0000 | uuuu uuuu | 0000 0000 | 0000 0000 | | TM0DH | 0000 0000 | 0000 0000 | 0000 0000 | 0000 0000 | uuuu uuuu | 0000 0000 | 0000 0000 | | TM0AL | 0000 0000 | 0000 0000 | 0000 0000 | 0000 0000 | uuuu uuuu | 0000 0000 | 0000 0000 | | TM0AH | 0000 0000 | 0000 0000 | 0000 0000 | 0000 0000 | uuuu uuuu | 0000 0000 | 0000 0000 | | TM0RP | 0000 0000 | 0000 0000 | 0000 0000 | 0000 0000 | uuuu uuuu | 0000 0000 | 0000 0000 | | TM1C0 | 0000 0000 | 0000 0000 | 0000 0000 | 0000 0000 | uuuu uuuu | 0000 0000 | 0000 0000 | | TM1C1 | 0000 0000 | 0000 0000 | 0000 0000 | 0000 0000 | uuuu uuuu | 0000 0000 | 0000 0000 | | TM1DL | 0000 0000 | 0000 0000 | 0000 0000 | 0000 0000 | uuuu uuuu | 0000 0000 | 0000 0000 | | TM1DH | 00 | 00 | 00 | 00 | u u | 0 0 | 00 | | TM1AL | 0000 0000 | 0000 0000 | 0000 0000 | 0000 0000 | uuuu uuuu | 0000 0000 | 0000 0000 | | TM1AH | 00 | 0 0 | 00 | 00 | u u | 0 0 | 00 | | TM2C0 | 0000 0000 | 0000 0000 | 0000 0000 | 0000 0000 | uuuu uuuu | 0000 0000 | 0000 0000 | | TM2C1 | 0000 0000 | 0000 0000 | 0000 0000 | 0000 0000 | uuuu uuuu | 0000 0000 | 0000 0000 | | TM2DL | 0000 0000 | 0000 0000 | 0000 0000 | 0000 0000 | uuuu uuuu | 0000 0000 | 0000 0000 | | TM2DH | 00 | 0 0 | 00 | 00 | u u | 0 0 | 00 | | TM2AL | 0000 0000 | 0000 0000 | 0000 0000 | 0000 0000 | uuuu uuuu | 0000 0000 | 0000 0000 | | TM2AH | 00 | 0 0 | 00 | 0 0 | u u | 0 0 | 00 | | TM3C0 | 0000 0000 | 0000 0000 | 0000 0000 | 0000 0000 | uuuu uuuu | 0000 0000 | 0000 0000 | | TM3C1 | 0000 0000 | 0000 0000 | 0000 0000 | 0000 0000 | uuuu uuuu | 0000 0000 | 0000 0000 | | TM3DL | 0000 0000 | 0000 0000 | 0000 0000 | 0000 0000 | uuuu uuuu | 0000 0000 | 0000 0000 | | TM3DH | 00 | 00 | 00 | 0 0 | u u | 0 0 | 00 | | TM3AL | 0000 0000 | 0000 0000 | 0000 0000 | 0000 0000 | uuuu uuuu | 0000 0000 | 0000 0000 | | TM3AH | 00 | 0 0 | 00 | 00 | u u | 0 0 | 00 | | USB_<br>STAT | 11xx 000- | UINT | 0000 | uuuu | 0000 | 0000 | uuuu | 0000 | 0000 | | USC | 1000 0000 | uuuu xuux | 1000 0000 | 1000 0000 | uuuu xuux | 1uuu 0100 | 1uuu 0100 | | USR | 0000 | uuuu | 0000 | 0000 | uuuu | 0000 | 0000 | | UCC | 0000 0-00 | uuuu u-uu | 0000 0-00 | 0000 0-00 | uuuu u-uu | 0uu0 u-00 | 0uu0 u-00 | | AWR | 0000 0000 | uuuu uuuu | 0000 0000 | 0000 0000 | uuuu uuuu | 0000 0000 | 0000 0000 | | STLI | 0000 | uuuu | 0000 | 0000 | uuuu | 0000 | 0000 | | STLO | 0000 | uuuu | 0000 | 0000 | uuuu | 0000 | 0000 | | SIES | 00-0 0000 | uu-x xuuu | 00-0 0000 | 00-0 0000 | uu-x xuuu | 00-0 0000 | 00-0 0000 | | MISC | 000- 0000 | xxu- uuuu | 000- 0000 | 000- 0000 | xxu- uuuu | 000- 0000 | 000- 0000 | | UFIEN | 0000 | uuuu | 0000 | 0000 | uuuu | 0000 | 0000 | | FIFO0 | XXXX XXXX | FIFO1 | XXXX XXXX | | | | | | | | | | Register | Reset<br>(Power On) | WDT Time-out/<br>WDTC Software<br>Reset (Normal<br>Operation) | RES<br>Reset/LVRC<br>Software<br>Reset (Normal<br>Operation) | RES<br>Reset<br>(HALT) | WDT<br>Time-out<br>(HALT)* | USB-reset<br>(Normal) | USB-reset<br>(HALT) | |----------|---------------------|---------------------------------------------------------------|--------------------------------------------------------------|------------------------|----------------------------|-----------------------|---------------------| | FIFO2 | xxxx xxxx | FIFO3 | xxxx xxxx | UFOEN | 0000 | uuuu | 0000 | 0000 | uuuu | 0000 | 0000 | | UFC0 | 0000 00 | uuuu uu | 0000 00 | 0000 00 | uuuu uu | 0000 00 | 0000 00 | | PAPS0 | 0000 0000 | 0000 0000 | 0000 0000 | 0000 0000 | uuuu uuuu | 0000 0000 | 0000 0000 | | PAPS1 | 0000 0000 | 0000 0000 | 0000 0000 | 0000 0000 | uuuu uuuu | 0000 0000 | 0000 0000 | | SYSC | 0000 | 0000 | 0000 | 0000 | uuuu | 0000 | 0000 | | CTRL | 0x00 | 0x00 | 0x00 | 0x00 | uxuu | 0x00 | 0x00 | | LVRC | 0101 0101 | 0101 0101 | 0101 0101 | 0101 0101 | uuuu uuuu | 0101 0101 | 0101 0101 | Note: " \* " stands for "warm reset" " - " not implement " u " stands for "unchanged" " x " stands for "unknown" # The HT68FB550 register states are summarized below | Register | Reset<br>(Power On) | WDT Time-out/<br>WDTC Software<br>Reset<br>(Normal<br>Operation) | RES<br>Reset/LVRC<br>Software Reset<br>(Normal<br>Operation) | RES<br>Reset<br>(HALT) | WDT<br>Time-out<br>(HALT)* | USB-reset<br>(Normal) | USB-reset<br>(HALT) | |----------|---------------------|------------------------------------------------------------------|--------------------------------------------------------------|------------------------|----------------------------|-----------------------|---------------------| | MP0 | xxxx xxxx | xxxx xxxx | xxxx xxxx | xxxx xxxx | uuuu uuuu | xxxx xxxx | xxxx xxxx | | MP1 | xxxx xxxx | xxxx xxxx | xxxx xxxx | xxxx xxxx | uuuu uuuu | xxxx xxxx | xxxx xxxx | | ACC | xxxx xxxx | uuuu uuuu | uuuu uuuu | uuuu uuuu | uuuu uuuu | uuuu uuuu | uuuu uuuu | | PCL | 0000 0000 | 0000 0000 | 0000 0000 | 0000 0000 | 0000 0000 | 0000 0000 | 0000 0000 | | TBLP | xxxx xxxx | uuuu uuuu | uuuu uuuu | uuuu uuuu | uuuu uuuu | uuuu uuuu | uuuu uuuu | | TBLH | xxxx xxxx | uuuu uuuu | uuuu uuuu | uuuu uuuu | uuuu uuuu | uuuu uuuu | uuuu uuuu | | TBHP | x xxxx | u uuuu | u uuuu | u uuuu | u uuuu | u uuuu | u uuuu | | STATUS | 00 xxxx | 1u uuuu | uu uuuu | 01 uuuu | 11 uuuu | uu uuuu | uu uuuu | | BP | 00 | 00 | 00 | 00 | u u | 00 | 00 | | SMOD | 0000 0011 | 0000 0011 | 0000 0011 | 0000 0011 | uuuu uuuu | 0000 0011 | 0000 0011 | | INTEG | 0000 0000 | 0000 0000 | 0000 0000 | 0000 0000 | uuuu uuuu | 0000 0000 | 0000 0000 | | LVDC | 00 -000 | 00 -000 | 00 -000 | 00 -000 | uu -uuu | 00 -000 | 00 -000 | | INTC0 | -000 0000 | -000 0000 | -000 0000 | -000 0000 | -uuu uuuu | -000 0000 | -000 0000 | | INTC1 | 00-0 00-0 | 00-0 00-0 | 00-0 00-0 | 00-0 00-0 | uu-u uu-u | 00-0 00-0 | 00-0 00-0 | | INTC2 | 0000 0000 | 0000 0000 | 0000 0000 | 0000 0000 | uuuu uuuu | 0000 0000 | 0000 0000 | | MFI0 | 0000 0000 | 0000 0000 | 0000 0000 | 0000 0000 | uuuu uuuu | 0000 0000 | 0000 0000 | | MFI1 | 0000 0000 | 0000 0000 | 0000 0000 | 0000 0000 | uuuu uuuu | 0000 0000 | 0000 0000 | | PA | 1111 1111 | 1111 1111 | 1111 1111 | 1111 1111 | uuuu uuuu | 1111 1111 | 1111 1111 | | PAC | 1111 1111 | 1111 1111 | 1111 1111 | 1111 1111 | uuuu uuuu | 1111 1111 | 1111 1111 | | РВ | -111 1111 | -111 1111 | -111 1111 | -111 1111 | -uuu uuuu | -111 1111 | -111 1111 | | PBC | -111 1111 | -111 1111 | -111 1111 | -111 1111 | -uuu uuuu | -111 1111 | -111 1111 | | PD | 1111 1111 | 1111 1111 | 1111 1111 | 1111 1111 | uuuu uuuu | 1111 1111 | 1111 1111 | | PDC | 1111 1111 | 1111 1111 | 1111 1111 | 1111 1111 | uuuu uuuu | 1111 1111 | 1111 1111 | | PE | 101 | 101 | 101 | 101 | uuu | 101 | 101 | | PEC | 111 | 111 | 111 | 111 | uuu | 111 | 111 | | WDTC | 0101 0011 | 0101 0011 | 0101 0011 | 0101 0011 | uuuu uuuu | 0101 0011 | 0101 0011 | | FRCR | 00 | 00 | 00 | 00 | uu | 00 | 00 | | FCR | 0000 0000 | 0000 0000 | 0000 0000 | 0000 0000 | uuuu uuuu | 0000 0000 | 0000 0000 | | FARL | xxxx xxxx | xxxx xxxx | xxxx xxxx | xxxx xxxx | uuuu uuuu | xxxx xxxx | xxxx xxxx | | FARH | x xxxx | x xxxx | x xxxx | x xxxx | u uuuu | x xxxx | x xxxx | Rev. 2.00 66 May 16, 2023 | | | WDT Time-out/ | RES | | | | | |----------------|---------------------|---------------------------------------------------|-----------------------------------------|------------------------|----------------------------|-----------------------|---------------------| | Register | Reset<br>(Power On) | WDT Time-out<br>WDTC Software<br>Reset<br>(Normal | Reset/LVRC<br>Software Reset<br>(Normal | RES<br>Reset<br>(HALT) | WDT<br>Time-out<br>(HALT)* | USB-reset<br>(Normal) | USB-reset<br>(HALT) | | | | Operation) | Operation) | | | | | | FD0L | xxxx xxxx | XXXX XXXX | XXXX XXXX | XXXX XXXX | uuuu uuuu | XXXX XXXX | XXXX XXXX | | FD0H | xxxx xxxx | XXXX XXXX | XXXX XXXX | xxxx xxxx | uuuu uuuu | xxxx xxxx | xxxx xxxx | | FD1L | xxxx xxxx | xxxx xxxx | XXXX XXXX | XXXX XXXX | uuuu uuuu | XXXX XXXX | xxxx xxxx | | FD1H | xxxx xxxx | xxxx xxxx | XXXX XXXX | XXXX XXXX | uuuu uuuu | XXXX XXXX | XXXX XXXX | | FD2L | xxxx xxxx | xxxx xxxx | xxxx xxxx | xxxx xxxx | uuuu uuuu | xxxx xxxx | xxxx xxxx | | FD2H | xxxx xxxx | xxxx xxxx | xxxx xxxx | xxxx xxxx | uuuu uuuu | xxxx xxxx | xxxx xxxx | | FD3L | xxxx xxxx | xxxx xxxx | xxxx xxxx | xxxx xxxx | uuuu uuuu | xxxx xxxx | xxxx xxxx | | FD3H | xxxx xxxx | xxxx xxxx | xxxx xxxx | xxxx xxxx | uuuu uuuu | xxxx xxxx | xxxx xxxx | | I2CTOC | 0000 0000 | 0000 0000 | 0000 0000 | 0000 0000 | uuuu uuuu | 0000 0000 | 0000 0000 | | SIMC0 | 1110 000- | 1110 000- | 1110 000- | 1110 000- | uuuu uuu- | 1110 000- | 1110 000- | | SIMC1 | 1000 0001 | 1000 0001 | 1000 0001 | 1000 0001 | uuuu uuuu | 1000 0001 | 1000 0001 | | SIMD | xxxx xxxx | xxxx xxxx | xxxx xxxx | xxxx xxxx | uuuu uuuu | xxxx xxxx | xxxx xxxx | | SIMA/<br>SIMC2 | 0000 0000 | 0000 0000 | 0000 0000 | 0000 0000 | uuuu uuuu | 0000 0000 | 0000 0000 | | SPIAC0 | 1110- | 1110- | 1110- | 1110- | uuuu- | 1110- | 1110- | | SPIAC1 | 00 0000 | 00 0000 | 00 0000 | 00 0000 | uu uuuu | 00 0000 | 00 0000 | | SPIAD | xxxx xxxx | xxxx xxxx | xxxx xxxx | xxxx xxxx | uuuu uuuu | xxxx xxxx | xxxx xxxx | | SBSC | 00000 | 00000 | 00000 | 00000 | uuuuu | 00000 | 00000 | | PAWU | 0000 0000 | 0000 0000 | 0000 0000 | 0000 0000 | uuuu uuuu | 0000 0000 | 0000 0000 | | PADIR | 0000 0000 | 0000 0000 | 0000 0000 | 0000 0000 | uuuu uuuu | 0000 0000 | 0000 0000 | | PAPU | 0000 0000 | 0000 0000 | 0000 0000 | 0000 0000 | uuuu uuuu | 0000 0000 | 0000 0000 | | PXPU | -00000 | -00000 | -00000 | -00000 | -uuuuu | -00000 | -00000 | | PXWU | -00000 | -00000 | -00000 | -00000 | -uuuuu | -00000 | -00000 | | TMPC0 | 0101 | 0101 | 0101 | 0101 | uuuu | 0101 | 0101 | | TMPC1 | 0101 | 0101 | 0101 | 0101 | uuuu | 0101 | 0101 | | TM0C0 | 0000 0 | 0000 0 | 0000 0 | 0000 0 | uuuu u | 0000 0 | 0000 0 | | TM0C1 | 0000 0000 | 0000 0000 | 0000 0000 | 0000 0000 | uuuu uuuu | 0000 0000 | 0000 0000 | | TMODL | 0000 0000 | 0000 0000 | 0000 0000 | 0000 0000 | uuuu uuuu | 0000 0000 | 0000 0000 | | TMODH | 0000 0000 | 0000 0000 | 0000 0000 | 0000 0000 | uuuu uuuu | 0000 0000 | 0000 0000 | | TM0AL | 0000 0000 | 0000 0000 | 0000 0000 | 0000 0000 | uuuu uuuu | 0000 0000 | 0000 0000 | | TM0AH | 0000 0000 | 0000 0000 | 0000 0000 | 0000 0000 | uuuu uuuu | 0000 0000 | 0000 0000 | | TM0RP | 0000 0000 | 0000 0000 | 0000 0000 | 0000 0000 | uuuu uuuu | 0000 0000 | 0000 0000 | | TM1C0 | 0000 0000 | 0000 0000 | 0000 0000 | 0000 0000 | uuuu uuuu | 0000 0000 | 0000 0000 | | TM1C1 | 0000 0000 | 0000 0000 | 0000 0000 | 0000 0000 | uuuu uuuu | 0000 0000 | 0000 0000 | | TM1DL | 0000 0000 | 0000 0000 | 0000 0000 | 0000 0000 | uuuu uuuu | 0000 0000 | 0000 0000 | | TM1DH | 0 0 | 0 0 | 0 0 | 00 | U U | 00 | 00 | | | 0000 0000 | 0000 0000 | 0000 0000 | 0000 0000 | | 0000 0000 | 0000 0000 | | TM1ALL | 00 | | | 00 | uuuu uuuu | | | | TM1AH | | 0 0 | 0 0 | | u u | 00 | 00 | | TM2C0 | 0000 0000 | 0000 0000 | 0000 0000 | 0000 0000 | uuuu uuuu | 0000 0000 | 0000 0000 | | TM2C1 | 0000 0000 | 0000 0000 | 0000 0000 | 0000 0000 | uuuu uuuu | 0000 0000 | 0000 0000 | | TM2DL | 0000 0000 | 0000 0000 | 0000 0000 | 0000 0000 | uuuu uuuu | 0000 0000 | 0000 0000 | | TM2DH | 00 | 0 0 | 0 0 | 00 | u u | 00 | 00 | | TM2AL | 0000 0000 | 0000 0000 | 0000 0000 | 0000 0000 | uuuu uuuu | 0000 0000 | 0000 0000 | | TM2AH | 00 | 0 0 | 00 | 00 | u u | 00 | 00 | | TM3C0 | 0000 0000 | 0000 0000 | 0000 0000 | 0000 0000 | uuuu uuuu | 0000 0000 | 0000 0000 | | TM3C1 | 0000 0000 | 0000 0000 | 0000 0000 | 0000 0000 | uuuu uuuu | 0000 0000 | 0000 0000 | | TM3DL | 0000 0000 | 0000 0000 | 0000 0000 | 0000 0000 | uuuu uuuu | 0000 0000 | 0000 0000 | | TM3DH | 0 0 | 0 0 | 00 | 00 | u u | 00 | 00 | | TM3AL | 0000 0000 | 0000 0000 | 0000 0000 | 0000 0000 | uuuu uuuu | 0000 0000 | 0000 0000 | | ТМЗАН | 00 | 00 | 00 | 00 | u u | 00 | 00 | | Register | Reset<br>(Power On) | WDT Time-out/<br>WDTC Software<br>Reset<br>(Normal<br>Operation) | RES<br>Reset/LVRC<br>Software Reset<br>(Normal<br>Operation) | RES<br>Reset<br>(HALT) | WDT<br>Time-out<br>(HALT)* | USB-reset<br>(Normal) | USB-reset<br>(HALT) | |--------------|---------------------|------------------------------------------------------------------|--------------------------------------------------------------|------------------------|----------------------------|-----------------------|---------------------| | USB_<br>STAT | 11xx 000- | UINT | 00 0000 | uu uuuu | 00 0000 | 00 0000 | uu uuuu | 00 0000 | 00 0000 | | USC | 1000 0000 | uuuu xuux | 1000 0000 | 1000 0000 | uuuu xuux | 1uuu 0100 | 1uuu 0100 | | USR | 00 0000 | uu uuuu | 00 0000 | 00 0000 | uu uuuu | 00 0000 | 00 0000 | | UCC | 0000 0000 | uuuu uuuu | 0000 0000 | 0000 0000 | uuuu uuuu | 0uu0 u000 | 0uu0 u000 | | AWR | 0000 0000 | uuuu uuuu | 0000 0000 | 0000 0000 | uuuu uuuu | 0000 0000 | 0000 0000 | | STLI | 00 0000 | uu uuuu | 00 0000 | 00 0000 | uu uuuu | 00 0000 | 00 0000 | | STLO | 00 0000 | uu uuuu | 00 0000 | 00 0000 | uu uuuu | 00 0000 | 00 0000 | | SIES | 00-0 0000 | uu-x xuuu | 00-0 0000 | 00-0 0000 | uu-x xuuu | 00-0 0000 | 00-0 0000 | | MISC | 0000 0000 | xxuu uuuu | 0000 0000 | 0000 0000 | xxuu uuuu | 0000 0000 | 0000 0000 | | UFIEN | 00 0000 | uu uuuu | 00 0000 | 00 0000 | uu uuuu | 00 0000 | 00 0000 | | FIFO0 | xxxx xxxx | FIFO1 | xxxx xxxx | FIFO2 | xxxx xxxx | FIFO3 | xxxx xxxx | FIFO4 | xxxx xxxx | FIFO5 | xxxx xxxx | UFOEN | 00 0000 | uu uuuu | 00 0000 | 00 0000 | uu uuuu | 00 0000 | 00 0000 | | UFC0 | 0000 00 | uuuu uu | 0000 00 | 0000 00 | uuuu uu | 0000 00 | 0000 00 | | UFC1 | 0000 | uuuu | 0000 | 0000 | uuuu | 0000 | 0000 | | PDPS | 0000 0000 | 0000 0000 | 0000 0000 | 0000 0000 | uuuu uuuu | 0000 0000 | 0000 0000 | | PAPS0 | 0000 0000 | 0000 0000 | 0000 0000 | 0000 0000 | uuuu uuuu | 0000 0000 | 0000 0000 | | PAPS1 | 0000 0000 | 0000 0000 | 0000 0000 | 0000 0000 | uuuu uuuu | 0000 0000 | 0000 0000 | | SYSC | 0000 | 0000 | 0000 | 0000 | uuuu | 0000 | 0000 | | CTRL | 0x00 | 0x00 | 0x00 | 0x00 | uxuu | 0x00 | 0x00 | | LVRC | 0101 0101 | 0101 0101 | 0101 0101 | 0101 0101 | uuuu uuuu | 0101 0101 | 0101 0101 | Note: " $\ast$ " stands for "warm reset" - " " not implement - " u " stands for "unchanged" - " x " stands for "unknown" # The HT68FB560 register states are summarized below | Register | Reset<br>(Power On) | WDT Time-out/<br>WDTC Software<br>Reset<br>(Normal<br>Operation) | RES<br>Reset/LVRC<br>Software Reset<br>(Normal<br>Operation) | RES<br>Reset<br>(HALT) | WDT<br>Time-out<br>(HALT)* | USB-reset<br>(Normal) | USB-reset<br>(HALT) | |----------|---------------------|------------------------------------------------------------------|--------------------------------------------------------------|------------------------|----------------------------|-----------------------|---------------------| | MP0 | xxxx xxxx | xxxx xxxx | xxxx xxxx | xxxx xxxx | uuuu uuuu | xxxx xxxx | xxxx xxxx | | MP1 | xxxx xxxx | xxxx xxxx | xxxx xxxx | xxxx xxxx | uuuu uuuu | xxxx xxxx | xxxx xxxx | | ACC | xxxx xxxx | uuuu uuuu | uuuu uuuu | uuuu uuuu | uuuu uuuu | uuuu uuuu | uuuu uuuu | | PCL | 0000 0000 | 0000 0000 | 0000 0000 | 0000 0000 | 0000 0000 | 0000 0000 | 0000 0000 | | TBLP | xxxx xxxx | uuuu uuuu | uuuu uuuu | uuuu uuuu | uuuu uuuu | uuuu uuuu | uuuu uuuu | | TBLH | xxxx xxxx | uuuu uuuu | uuuu uuuu | uuuu uuuu | uuuu uuuu | uuuu uuuu | uuuu uuuu | | ТВНР | xx xxxx | uu uuuu | uu uuuu | uu uuuu | uu uuuu | uu uuuu | uu uuuu | | STATUS | 00 xxxx | 1u uuuu | uu uuuu | 01 uuuu | 11 uuuu | uu uuuu | uu uuuu | | BP | 0000 | 0000 | 0000 | 0000 | uuuu | 0000 | 0000 | | SMOD | 0000 0011 | 0000 0011 | 0000 0011 | 0000 0011 | uuuu uuuu | 0000 0011 | 0000 0011 | Rev. 2.00 68 May 16, 2023 | Register | Reset<br>(Power On) | WDT Time-out/<br>WDTC Software<br>Reset<br>(Normal<br>Operation) | RES<br>Reset/LVRC<br>Software Reset<br>(Normal<br>Operation) | RES<br>Reset<br>(HALT) | WDT<br>Time-out<br>(HALT)* | USB-reset<br>(Normal) | USB-reset<br>(HALT) | |----------------|---------------------|------------------------------------------------------------------|--------------------------------------------------------------|------------------------|----------------------------|-----------------------|---------------------| | INTEG | 0000 0000 | 0000 0000 | 0000 0000 | 0000 0000 | uuuu uuuu | 0000 0000 | 0000 0000 | | LVDC | 00 -000 | 00 -000 | 00 -000 | 00 -000 | uu -uuu | 00 -000 | 00 -000 | | INTC0 | -000 0000 | -000 0000 | -000 0000 | -000 0000 | -uuu uuuu | -000 0000 | -000 0000 | | INTC1 | 00-0 00-0 | 00-0 00-0 | 00-0 00-0 | 00-0 00-0 | uu-u uu-u | 00-0 00-0 | 00-0 00-0 | | INTC2 | 0000 0000 | 0000 0000 | 0000 0000 | 0000 0000 | uuuu uuuu | 0000 0000 | 0000 0000 | | MFI0 | 0000 0000 | 0000 0000 | 0000 0000 | 0000 0000 | uuuu uuuu | 0000 0000 | 0000 0000 | | MFI1 | 0000 0000 | 0000 0000 | 0000 0000 | 0000 0000 | uuuu uuuu | 0000 0000 | 0000 0000 | | PA | 1111 1111 | 1111 1111 | 1111 1111 | 1111 1111 | uuuu uuuu | 1111 1111 | 1111 1111 | | PAC | 1111 1111 | 1111 1111 | 1111 1111 | 1111 1111 | uuuu uuuu | 1111 1111 | 1111 1111 | | РВ | 1111 1111 | 1111 1111 | 1111 1111 | 1111 1111 | uuuu uuuu | 1111 1111 | 1111 1111 | | PBC | 1111 1111 | 1111 1111 | 1111 1111 | 1111 1111 | uuuu uuuu | 1111 1111 | 1111 1111 | | PC | 1111 1111 | 1111 1111 | 1111 1111 | 1111 1111 | uuuu uuuu | 1111 1111 | 1111 1111 | | PCC | 1111 1111 | 1111 1111 | 1111 1111 | 1111 1111 | uuuu uuuu | 1111 1111 | 1111 1111 | | PD | 1111 1111 | 1111 1111 | 1111 1111 | 1111 1111 | uuuu uuuu | 1111 1111 | 1111 1111 | | PDC | 1111 1111 | 1111 1111 | 1111 1111 | 1111 1111 | uuuu uuuu | 1111 1111 | 1111 1111 | | PE | 11 1101 | 11 1101 | 11 1101 | 11 1101 | uu uuuu | 11 1101 | 11 1101 | | PEC | 11 1111 | 11 1111 | 11 1111 | 11 1111 | uu uuuu | 11 1111 | 11 1111 | | WDTC | 0101 0011 | 0101 0011 | 0101 0011 | 0101 0011 | uuuu uuuu | 0101 0011 | 0101 0011 | | FRCR | 00 | 00 | 00 | 00 | uu | 00 | 00 | | FCR | 0000 0000 | 0000 0000 | 0000 0000 | 0000 0000 | uuuu uuuu | 0000 0000 | 0000 0000 | | FARL | xxxx xxxx | xxxx xxxx | xxxx xxxx | xxxx xxxx | uuuu uuuu | xxxx xxxx | xxxx xxxx | | FARH | xx xxxx | xx xxxx | xx xxxx | xx xxxx | uu uuuu | xx xxxx | xx xxxx | | FD0L | xxxx xxxx | xxxx xxxx | xxxx xxxx | xxxx xxxx | uuuu uuuu | xxxx xxxx | xxxx xxxx | | FD0H | xxxx xxxx | xxxx xxxx | xxxx xxxx | xxxx xxxx | uuuu uuuu | xxxx xxxx | xxxx xxxx | | FD1L | xxxx xxxx | xxxx xxxx | xxxx xxxx | xxxx xxxx | uuuu uuuu | xxxx xxxx | xxxx xxxx | | FD1H | xxxx xxxx | xxxx xxxx | xxxx xxxx | xxxx xxxx | uuuu uuuu | xxxx xxxx | xxxx xxxx | | FD2L | xxxx xxxx | xxxx xxxx | xxxx xxxx | xxxx xxxx | uuuu uuuu | xxxx xxxx | xxxx xxxx | | FD2H | xxxx xxxx | xxxx xxxx | xxxx xxxx | xxxx xxxx | uuuu uuuu | xxxx xxxx | xxxx xxxx | | FD3L | xxxx xxxx | xxxx xxxx | xxxx xxxx | xxxx xxxx | uuuu uuuu | xxxx xxxx | xxxx xxxx | | FD3H | xxxx xxxx | xxxx xxxx | xxxx xxxx | xxxx xxxx | uuuu uuuu | xxxx xxxx | xxxx xxxx | | 12CTOC | 0000 0000 | 0000 0000 | 0000 0000 | 0000 0000 | uuuu uuuu | 0000 0000 | 0000 0000 | | SIMC0 | 1110 000- | 1110 000- | 1110 000- | 1110 000- | uuuu uuu- | 1110 000- | 1110 000- | | SIMC1 | 1000 0001 | 1000 0001 | 1000 0001 | 1000 0001 | uuuu uuuu | 1000 0001 | 1000 0001 | | SIMD | xxxx xxxx | xxxx xxxx | xxxx xxxx | xxxx xxxx | uuuu uuuu | xxxx xxxx | xxxx xxxx | | SIMA/<br>SIMC2 | 0000 0000 | 0000 0000 | 0000 0000 | 0000 0000 | uuuu uuuu | 0000 0000 | 0000 0000 | | SPIAC0 | 1110- | 1110- | 1110- | 1110- | uuuu- | 1110- | 1110- | | SPIAC1 | 00 0000 | 00 0000 | 00 0000 | 00 0000 | uu uuuu | 00 0000 | 00 0000 | | SPIAD | xxxx xxxx | xxxx xxxx | xxxx xxxx | xxxx xxxx | uuuu uuuu | xxxx xxxx | xxxx xxxx | | SBSC | 00000 | 00000 | 00000 | 00000 | uuuuu | 00000 | 00000 | | PAWU | 0000 0000 | 0000 0000 | 0000 0000 | 0000 0000 | uuuu uuuu | 0000 0000 | 0000 0000 | | Register | Reset<br>(Power On) | WDT Time-out/<br>WDTC Software<br>Reset<br>(Normal<br>Operation) | RES<br>Reset/LVRC<br>Software Reset<br>(Normal<br>Operation) | RES<br>Reset<br>(HALT) | WDT<br>Time-out<br>(HALT)* | USB-reset<br>(Normal) | USB-reset<br>(HALT) | |--------------|---------------------|------------------------------------------------------------------|--------------------------------------------------------------|------------------------|----------------------------|-----------------------|---------------------| | PADIR | 0000 0000 | 0000 0000 | 0000 0000 | 0000 0000 | uuuu uuuu | 0000 0000 | 0000 0000 | | PAPU | 0000 0000 | 0000 0000 | 0000 0000 | 0000 0000 | uuuu uuuu | 0000 0000 | 0000 0000 | | PXPU | 0000 0000 | 0000 0000 | 0000 0000 | 0000 0000 | uuuu uuuu | 0000 0000 | 0000 0000 | | PXWU | 0000 0000 | 0000 0000 | 0000 0000 | 0000 0000 | uuuu uuuu | 0000 0000 | 0000 0000 | | TMPC0 | 0101 | 0101 | 0101 | 0101 | uuuu | 0101 | 0101 | | TMPC1 | 0101 | 0101 | 0101 | 0101 | uuuu | 0101 | 0101 | | TM0C0 | 0000 0 | 0000 0 | 0000 0 | 0000 0 | uuuu u | 0000 0 | 0000 0 | | TM0C1 | 0000 0000 | 0000 0000 | 0000 0000 | 0000 0000 | uuuu uuuu | 0000 0000 | 0000 0000 | | TM0DL | 0000 0000 | 0000 0000 | 0000 0000 | 0000 0000 | uuuu uuuu | 0000 0000 | 0000 0000 | | TM0DH | 0000 0000 | 0000 0000 | 0000 0000 | 0000 0000 | uuuu uuuu | 0000 0000 | 0000 0000 | | TM0AL | 0000 0000 | 0000 0000 | 0000 0000 | 0000 0000 | uuuu uuuu | 0000 0000 | 0000 0000 | | TM0AH | 0000 0000 | 0000 0000 | 0000 0000 | 0000 0000 | uuuu uuuu | 0000 0000 | 0000 0000 | | TM0RP | 0000 0000 | 0000 0000 | 0000 0000 | 0000 0000 | uuuu uuuu | 0000 0000 | 0000 0000 | | TM1C0 | 0000 0000 | 0000 0000 | 0000 0000 | 0000 0000 | uuuu uuuu | 0000 0000 | 0000 0000 | | TM1C1 | 0000 0000 | 0000 0000 | 0000 0000 | 0000 0000 | uuuu uuuu | 0000 0000 | 0000 0000 | | TM1DL | 0000 0000 | 0000 0000 | 0000 0000 | 0000 0000 | uuuu uuuu | 0000 0000 | 0000 0000 | | TM1DH | 00 | 00 | 00 | 00 | u u | 00 | 00 | | TM1AL | 0000 0000 | 0000 0000 | 0000 0000 | 0000 0000 | uuuu uuuu | 0000 0000 | 0000 0000 | | TM1AH | 00 | 00 | 00 | 00 | u u | 00 | 00 | | TM2C0 | 0000 0000 | 0000 0000 | 0000 0000 | 0000 0000 | uuuu uuuu | 0000 0000 | 0000 0000 | | TM2C1 | 0000 0000 | 0000 0000 | 0000 0000 | 0000 0000 | uuuu uuuu | 0000 0000 | 0000 0000 | | TM2DL | 0000 0000 | 0000 0000 | 0000 0000 | 0000 0000 | uuuu uuuu | 0000 0000 | 0000 0000 | | TM2DH | 00 | 00 | 00 | 00 | u u | 00 | 00 | | TM2AL | 0000 0000 | 0000 0000 | 0000 0000 | 0000 0000 | uuuu uuuu | 0000 0000 | 0000 0000 | | TM2AH | 00 | 00 | 00 | 00 | u u | 00 | 00 | | TM3C0 | 0000 0000 | 0000 0000 | 0000 0000 | 0000 0000 | uuuu uuuu | 0000 0000 | 0000 0000 | | TM3C1 | 0000 0000 | 0000 0000 | 0000 0000 | 0000 0000 | uuuu uuuu | 0000 0000 | 0000 0000 | | TM3DL | 0000 0000 | 0000 0000 | 0000 0000 | 0000 0000 | uuuu uuuu | 0000 0000 | 0000 0000 | | ТМЗDН | 00 | 00 | 00 | 00 | u u | 00 | 00 | | TM3AL | 0000 0000 | 0000 0000 | 0000 0000 | 0000 0000 | uuuu uuuu | 0000 0000 | 0000 0000 | | ТМЗАН | 00 | 00 | 00 | 00 | u u | 00 | 00 | | USB_<br>STAT | 11xx 000- | UINT | 0000 0000 | uuuu uuuu | 0000 0000 | 0000 0000 | uuuu uuuu | 0000 0000 | 0000 0000 | | USC | 1000 0000 | uuuu xuux | 1000 0000 | 1000 0000 | uuuu xuux | 1uuu 0100 | 1uuu 0100 | | USR | 0000 0000 | uuuu uuuu | 0000 0000 | 0000 0000 | uuuu uuuu | 0000 0000 | 0000 0000 | | UCC | 0000 0000 | uuuu uuuu | 0000 0000 | 0000 0000 | uuuu uuuu | 0uu0 u000 | 0uu0 u000 | | AWR | 0000 0000 | uuuu uuuu | 0000 0000 | 0000 0000 | uuuu uuuu | 0000 0000 | 0000 0000 | | STLI | 0000 0000 | uuuu uuuu | 0000 0000 | 0000 0000 | uuuu uuuu | 0000 0000 | 0000 0000 | | STLO | 0000 0000 | uuuu uuuu | 0000 0000 | 0000 0000 | uuuu uuuu | 0000 0000 | 0000 0000 | | SIES | 00-0 0000 | uu-x xuuu | 00-0 0000 | 00-0 0000 | uu-x xuuu | 00-0 0000 | 00-0 0000 | | Register | Reset<br>(Power On) | WDT Time-out/<br>WDTC Software<br>Reset<br>(Normal | RES Reset/LVRC Software Reset (Normal | RES<br>Reset<br>(HALT) | WDT<br>Time-out<br>(HALT)* | USB-reset<br>(Normal) | USB-reset<br>(HALT) | |----------|---------------------|----------------------------------------------------|---------------------------------------|------------------------|----------------------------|-----------------------|---------------------| | MISC | 0000 0000 | Operation) xxuu uuuu | Operation)<br>0000 0000 | 0000 0000 | xxuu uuuu | 0000 0000 | 0000 0000 | | UFIEN | 0000 0000 | 00uu uuuu | 0000 0000 | 0000 0000 | uuuu uuuu | 0000 0000 | 0000 0000 | | FIFO0 | | | | | | | | | | XXXX XXXX | FIFO1 | XXXX XXXX | FIFO2 | XXXX XXXX | FIFO3 | xxxx xxxx | FIFO4 | xxxx xxxx | FIFO5 | xxxx xxxx | FIFO6 | xxxx xxxx | FIFO7 | xxxx xxxx | UFOEN | 0000 0000 | 00uu uuuu | -0000 0000 | 0000 0000 | uuuu uuuu | 0000 0000 | 0000 0000 | | UFC0 | 0000 00 | uuuu uu | 0000 00 | 0000 00 | uuuu uu | 0000 00 | 0000 00 | | UFC1 | 0000 0000 | uuuu uuuu | 0000 0000 | 0000 0000 | uuuu uuuu | 0000 0000 | 0000 0000 | | PDPS | 0000 0000 | 0000 0000 | 0000 0000 | 0000 0000 | uuuu uuuu | 0000 0000 | 0000 0000 | | PAPS0 | 0000 0000 | 0000 0000 | 0000 0000 | 0000 0000 | uuuu uuuu | 0000 0000 | 0000 0000 | | PAPS1 | 0000 0000 | 0000 0000 | 0000 0000 | 0000 0000 | uuuu uuuu | 0000 0000 | 0000 0000 | | SYSC | 0000 | 0000 | 0000 | 0000 | uuuu | 0000 | 0000 | | CTRL | 0x00 | 0x00 | 0x00 | 0x00 | uxuu | 0x00 | 0x00 | | LVRC | 0101 0101 | 0101 0101 | 0101 0101 | 0101 0101 | uuuu uuuu | 0101 0101 | 0101 0101 | Note: " $\ast$ " stands for "warm reset" <sup>&</sup>quot; - " not implement <sup>&</sup>quot; u " stands for "unchanged" <sup>&</sup>quot; x " stands for "unknown" # **Input/Output Ports** Holtek microcontrollers offer considerable flexibility on their I/O ports. With the input or output designation of every pin fully under user program control, pull-high selections for all ports and wake-up selections on certain pins, the user is provided with an I/O structure to meet the needs of a wide range of application possibilities. The devices provide bidirectional input/output lines labeled with port names PA~PE. These I/O ports are mapped to the RAM Data Memory with specific addresses as shown in the Special Purpose Data Memory table. All of these I/O ports can be used for input and output operations. For input operation, these ports are non-latching, which means the inputs must be ready at the T2 rising edge of instruction "MOV A, [m]", where m denotes the port address. For output operation, all the data is latched and remains unchanged until the output latch is rewritten. ## I/O Register List # • HT68FB540 | Register<br>Name | Bit | | | | | | | | | | |------------------|-------|-------|-------|-------|-------|-------|-------|-------|--|--| | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | PAWU | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | | | | PAPU | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | | | | PA | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | | | | PAC | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | | | | PADIR | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | | | | PXWU | _ | PELWU | _ | _ | _ | _ | PBHWU | PBLWU | | | | PXPU | _ | PELPU | _ | _ | _ | _ | PBHPU | PBLPU | | | | PAPS0 | PA3S1 | PA3S0 | PA2S1 | PA2S0 | PA1S1 | PA1S0 | PA0S1 | PA0S0 | | | | PAPS1 | PA7S1 | PA7S0 | PA6S1 | PA6S0 | PA5S1 | PA5S0 | PA4S1 | PA4S0 | | | | PB | _ | D6 | D5 | D4 | D3 | D2 | D1 | D0 | | | | PBC | _ | D6 | D5 | D4 | D3 | D2 | D1 | D0 | | | | PE | _ | _ | _ | _ | _ | D2 | D1 | D0 | | | | PEC | _ | _ | _ | _ | _ | D2 | D1 | D0 | | | #### • HT68FB550 | Register<br>Name | Bit | | | | | | | | | | |------------------|-------|-------|-------|-------|-------|-------|-------|-------|--|--| | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | PAWU | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | | | | PAPU | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | | | | PA | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | | | | PAC | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | | | | PADIR | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | | | | PXWU | _ | PELWU | PDHWU | PDLWU | _ | _ | PBHWU | PBLWU | | | | PXPU | _ | PELPU | PDHPU | PDLPU | _ | _ | PBHPU | PBLPU | | | | PAPS0 | PA3S1 | PA3S0 | PA2S1 | PA2S0 | PA1S1 | PA1S0 | PA0S1 | PA0S0 | | | | PAPS1 | PA7S1 | PA7S0 | PA6S1 | PA6S0 | PA5S1 | PA5S0 | PA4S1 | PA4S0 | | | | РВ | _ | D6 | D5 | D4 | D3 | D2 | D1 | D0 | | | | PBC | _ | D6 | D5 | D4 | D3 | D2 | D1 | D0 | | | | PD | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | | | | PDC | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | | | | PE | _ | _ | _ | _ | _ | D2 | D1 | D0 | | | | PEC | _ | _ | _ | _ | _ | D2 | D1 | D0 | | | Rev. 2.00 72 May 16, 2023 #### • HT68FB560 | Register | | | | В | it | | | | |----------|-------|-------|-------|-------|-------|-------|-------|-------| | Name | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | PAWU | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | | PAPU | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | | PA | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | | PAC | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | | PADIR | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | | PXWU | PEHWU | PELWU | PDHWU | PDLWU | PCHWU | PCLWU | PBHWU | PBLWU | | PXPU | PEHPU | PELPU | PDHPU | PDLPU | PCHPU | PCLPU | PBHPU | PBLPU | | PAPS0 | PA3S1 | PA3S0 | PA2S1 | PA2S0 | PA1S1 | PA1S0 | PA0S1 | PA0S0 | | PAPS1 | PA7S1 | PA7S0 | PA6S1 | PA6S0 | PA5S1 | PA5S0 | PA4S1 | PA4S0 | | PB | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | | PBC | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | | PC | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | | PCC | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | | PD | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | | PDC | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | | PE | _ | _ | D5 | D4 | D3 | D2 | D1 | D0 | | PEC | _ | _ | D5 | D4 | D3 | D2 | D1 | D0 | ## **Pull-high Resistors** Many product applications require pull-high resistors for their switch inputs usually requiring the use of an external resistor. To eliminate the need for these external resistors, all I/O pins, when configured as an input have the capability of being connected to an internal pull-high resistor. These pull-high resistors are selected using registers, namely PAPU and PXPU, and are implemented using weak PMOS transistors. Note that the PA pull-high resistors are controlled by bits in the PAPU register, other than the PB, PC, PD, PE pull-high resistors are controlled by nibble in the PXPU register. ## **PAPU Register** | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------|-----|-----|-----|-----|-----|-----|-----|-----| | Name | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | | R/W | POR | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | Bit 7~0 **PAPU**: I/O PA bit 7 ~ bit 0 Pull-High Control 0: Disable 1: Enable # **PXPU Register** ## • HT68FB540 | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------|---|-------|---|---|---|---|-------|-------| | Name | _ | PELPU | _ | _ | _ | _ | PBHPU | PBLPU | | R/W | _ | R/W | _ | _ | _ | _ | R/W | R/W | | POR | _ | 0 | _ | _ | _ | _ | 0 | 0 | Bit 7 "—": Unimplemented, read as "0" Bit 6 PELPU: PE2, PE0 pins Pull-High control 0: Disable 1: Enable Note that the PE1 pin has no pull-up resistor. Bit 5~2 "—": Unimplemented, read as "0" Bit 1 **PBHPU**: PB6~PB4 pins Pull-High control 0: Disable 1: Enable Bit 0 **PBLPU**: PB3~PB0 pins Pull-High control 0: Disable 1: Enable #### • HT68FB550 | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------|---|-------|-------|-------|---|---|-------|-------| | Name | _ | PELPU | PDHPU | PDLPU | _ | _ | PBHPU | PBLPU | | R/W | _ | R/W | R/W | R/W | _ | _ | R/W | R/W | | POR | _ | 0 | 0 | 0 | _ | _ | 0 | 0 | Bit 7 "—": Unimplemented, read as "0" Bit 6 PELPU: PE2, PE0 pins Pull-High control 0: Disable 1: Enable Note that the PE1 pin has no pull-up resistor. Bit 5 **PDHPU**: PD7~PD4 pins Pull-High control 0: Disable 1: Enable Bit 4 PDLPU: PD3~PD0 pins Pull-High control 0: Disable 1: Enable Bit 3~2 "—": Unimplemented, read as "0" Bit 1 **PBHPU**: PB6~PB4 pins Pull-High control 0: Disable 1: Enable Bit 0 **PBLPU**: PB3~PB0 pins Pull-High control 0: Disable 1: Enable ## • HT68FB560 | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------|-------|-------|-------|-------|-------|-------|-------|-------| | Name | PEHPU | PELPU | PDHPU | PDLPU | PCHPU | PCLPU | PBHPU | PBLPU | | R/W | POR | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | Bit 7 **PEHPU**: PE5~PE4 pins Pull-High control 0: Disable 1: Enable Bit 6 PELPU: PE3~PE2, PE0 pins Pull-High control 0: Disable 1: Enable Note that the PE1 pin has no pull-up resistor. Bit 5 PDHPU: PD7~PD4 pins Pull-High control 0: Disable 1: Enable Bit 4 PDLPU: PD3~PD0 pins Pull-High control 0: Disable 1: Enable Rev. 2.00 74 May 16, 2023 Bit 3 **PCHPU**: PC7~PC4 pins Pull-High control 0: Disable 1: Enable Bit 2 PCLPU: PC3~PC0 pins Pull-High control 0: Disable 1: Enable Bit 1 **PBHPU**: PB7~PB4 pins Pull-High control 0: Disable 1: Enable Bit 0 PBLPU: PB3~PB0 pins Pull-High control 0: Disable 1: Enable #### Port Wake-up The HALT instruction forces the microcontroller into the SLEEP or IDLE Mode which preserves power, a feature that is important for battery and other low-power applications. Various methods exist to wake-up the microcontroller, one of which is to change the logic condition on one of the Port A~Port E pins from high to low. This function is especially suitable for applications that can be woken up via external switches. Each pin on Port A~Port E can be selected by bits or nibble to have this wake-up feature using the PAWU and PXWU registers. #### • PAWU Register | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------|-----|-----|-----|-----|-----|-----|-----|-----| | Name | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | | R/W | POR | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | Bit 7~0 **PAWU**: Port A bit 7 ~ bit 0 Wake-up Control 0: Disable 1: Enable #### • PXWU Register - HT68FB540 | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------|---|-------|---|---|---|---|-------|-------| | Name | _ | PELWU | _ | _ | _ | _ | PBHWU | PBLWU | | R/W | _ | R/W | _ | _ | _ | _ | R/W | R/W | | POR | _ | 0 | _ | _ | _ | _ | 0 | 0 | Bit 7 "—": Unimplemented, read as "0" Bit 6 PELWU: PE2, PE0 pins Wake-up control 0: Disable 1: Enable Note that the PE1 pin has no wake-up function. Bit 5~2 "—": Unimplemented, read as "0" Bit 1 **PBHWU**: PB6~PB4 pins Wake-up control 0: Disable 1: Enable Bit 0 **PBLWU**: PB3~PB0 pins Wake-up control 0: Disable 1: Enable #### • PXWU Register - HT68FB550 | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------|---|-------|-------|-------|---|---|-------|-------| | Name | _ | PELWU | PDHWU | PDLWU | _ | _ | PBHWU | PBLWU | | R/W | _ | R/W | R/W | R/W | _ | _ | R/W | R/W | | POR | _ | 0 | 0 | 0 | _ | _ | 0 | 0 | Bit 7 "—": Unimplemented, read as "0" Bit 6 PELWU: PE2, PE0 pins Wake-up control 0: Disable 1: Enable Note that the PE1 pin has no wake-up function. Bit 5 **PDHWU**: PD7~PD4 pins Wake-up control 0: Disable 1: Enable Bit 4 PDLWU: PD3~PD0 pins Wake-up control 0: Disable 1: Enable Bit 3~2 "—": Unimplemented, read as "0" Bit 1 **PBHWU**: PB6~PB4 pins Wake-up control 0: Disable 1: Enable Bit 0 **PBLWU**: PB3~PB0 pins Wake-up control 0: Disable 1: Enable ## • PXWU Register - HT68FB560 | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------|-------|-------|-------|-------|-------|-------|-------|-------| | Name | PEHWU | PELWU | PDHWU | PDLWU | PCHWU | PCLWU | PBHWU | PBLWU | | R/W | POR | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | Bit 7 **PEHWU**: PE5~PE4 pins Wake-up control 0: Disable 1: Enable Bit 6 PELWU: PE3~PE2, PE0 pins Wake-up control 0: Disable 1: Enable Note that the PE1 pin has no wake-up function. Bit 5 **PDHWU**: PD7~PD4 pins Wake-up control 0: Disable 1: Enable Bit 4 **PDLWU**: PD3~PD0 pins Wake-up control 0: Disable 1: Enable Bit 3 **PCHWU**: PC7~PC4 pins Wake-up control 0: Disable 1: Enable Bit 2 PCLWU: PC3~PC0 pins Wake-up control 0: Disable 1: Enable Bit 1 **PBHWU**: PB7~PB4 pins Wake-up control 0: Disable1: Enable Bit 0 **PBLWU**: PB3~PB0 pins Wake-up control 0: Disable 1: Enable #### Port A Wake-up Polarity Control Register The I/O port, PA, can be setup to have a choice of wake-up polarity using specific register. Each pin on Port A can be selected individually to have this Wake-up polarity feature using the PADIR register. #### PADIR Register | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------|-----|-----|-----|-----|-----|-----|-----|-----| | Name | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | | R/W | POR | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | Bit 7~0 **PADIR**: PA7~PA0 pins Wake-up edge control 0: Rising edge1: Falling edge #### I/O Port Control Registers Each I/O port has its own control register known as PAC~PEC, to control the input/output configuration. With this control register, each CMOS output or input can be reconfigured dynamically under software control. Each pin of the I/O ports is directly mapped to a bit in its associated port control register. For the I/O pin to function as an input, the corresponding bit of the control register must be written as a "1". This will then allow the logic state of the input pin to be directly read by instructions. When the corresponding bit of the control register is written as a "0", the I/O pin will be setup as a CMOS output. If the pin is currently setup as an output, instructions can still be used to read the output register. However, it should be noted that the program will in fact only read the status of the output data latch and not the actual logic status of the output pin. #### PAC Register | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------|-----|-----|-----|-----|-----|-----|-----|-----| | Name | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | | R/W | POR | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | #### • PBC Register - HT68FB540/HT68FB550 | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------|---|-----|-----|-----|-----|-----|-----|-----| | Name | _ | D6 | D5 | D4 | D3 | D2 | D1 | D0 | | R/W | _ | R/W | POR | _ | 1 | 1 | 1 | 1 | 1 | 1 | 1 | # • PBC Register – HT68FB560 | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------|-----|-----|-----|-----|-----|-----|-----|-----| | Name | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | | R/W | POR | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | #### • PCC Register - HT68FB560 | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------|-----|-----|-----|-----|-----|-----|-----|-----| | Name | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | | R/W | POR | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | # • PDC Register – HT68FB550/HT68FB560 | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------|-----|-----|-----|-----|-----|-----|-----|-----| | Name | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | | R/W | POR | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | #### PEC Register – HT68FB540/HT68FB550 | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------|---|---|---|---|---|-----|-----|-----| | Name | _ | _ | _ | _ | _ | D2 | D1 | D0 | | R/W | _ | _ | _ | _ | _ | R/W | R/W | R/W | | POR | _ | _ | _ | _ | _ | 1 | 1 | 1 | ## • PEC Register - HT68FB560 | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------|---|---|-----|-----|-----|-----|-----|-----| | Name | _ | _ | D5 | D4 | D3 | D2 | D1 | D0 | | R/W | _ | _ | R/W | R/W | R/W | R/W | R/W | R/W | | POR | _ | _ | 1 | 1 | 1 | 1 | 1 | 1 | Bit 7~6 "—": Unimplemented, read as "0" Bit 5~0 **PEC**: I/O Port bit 5 ~ bit 0 Input/Output Control 0: Output 1: Input # Port A, Port D Power Source Control Registers Port A and Port D can be setup to have a choice of various power source using specific registers. Each pin on Port A and Port D [7:4] can be selected individually to have various power sources using the PAPS0, PAPS1 and PDPS registers. #### PAPS0 Register | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------|-------|-------|-------|-------|-------|-------|-------|-------| | Name | PA3S1 | PA3S0 | PA2S1 | PA2S0 | PA1S1 | PA1S0 | PA0S1 | PA0S0 | | R/W | POR | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | Bit 7~6 **PA3S1**, **PA3S0**: PA3 power supply control 00: VDD 01: VDD 10: VDDIO 11: V33O, 3.3V regulator output Bit 5~4 **PA2S1**, **PA2S0**: PA2 power supply control 00: VDD 01: VDD 10: VDDIO 11: V33O, 3.3V regulator output Rev. 2.00 78 May 16, 2023 Bit 3~2 PA1S1, PA1S0: PA1 power supply control 00: VDD 01: VDD 10: VDDIO 11: V33O, 3.3V regulator output Bit 1~0 **PA0S1**, **PA0S0**: PA0 power supply control 00: VDD 01: VDD 10: VDDIO 11: V33O, 3.3V regulator output #### • PAPS1 Register | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------|-------|-------|-------|-------|-------|-------|-------|-------| | Name | PA7S1 | PA7S0 | PA6S1 | PA6S0 | PA5S1 | PA5S0 | PA4S1 | PA4S0 | | R/W | POR | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | Bit 7~6 PA7S1, PA7S0: PA7 power supply control 00: VDD 01: VDD 10: VDDIO 11: V33O, 3.3V regulator output Bit 5~4 **PA6S1**, **PA6S0**: PA6 power supply control 00: VDD 01: VDD 10: VDDIO 11: V33O, 3.3V regulator output Bit 3~2 **PA5S1**, **PA5S0**: PA5 power supply control 00: VDD 01: VDD 10: VDDIO 11: V33O, 3.3V regulator output Bit 1~0 **PA4S1**, **PA4S0**: PA4 power supply control 00: VDD 01: VDD 10: VDDIO 11: V33O, 3.3V regulator output #### • PDPS Register - HT68FB550/HT68FB560 | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------|-------|-------|-------|-------|-------|-------|-------|-------| | Name | PD7S1 | PD7S0 | PD6S1 | PD6S0 | PD5S1 | PD5S0 | PD4S1 | PD4S0 | | R/W | POR | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | Bit 7~6 **PD7S1, PD7S0**: PD7 power supply control 00: VDD 01: VDD 10: VDDIO 11: V33O, 3.3V regulator output Bit 5~4 **PD6S1**, **PD6S0**: PD6 power supply control 00: VDD 01: VDD 10: VDDIO 11: V33O, 3.3V regulator output Bit 3~2 **PD5S1, PD5S0**: PD5 power supply control 00: VDD 01: VDD 10: VDDIO 11: V33O, 3.3V regulator output Bit 1~0 **PD4S1, PD4S0**: PD4 power supply control 00: VDD 01: VDD 10: VDDIO 11: V33O, 3.3V regulator output #### I/O Pin Structures The accompanying diagrams illustrate the internal structures of some generic I/O pin types. As the exact logical construction of the I/O pin will differ from these drawings, they are supplied as a guide only to assist with the functional understanding of the I/O pins. The wide range of pin-shared structures does not permit all types to be shown. #### **Programming Considerations** Within the user program, one of the first things to consider is port initialisation. After a reset, all of the I/O data and port control registers will be set high. This means that all I/O pins will default to an input state, the level of which depends on the other connected circuitry and whether pull-high selections have been chosen. If the port control registers, PAC~PEC, are then programmed to setup some pins as outputs, these output pins will have an initial high output value unless the associated port data registers, PA~PE, are first programmed. Selecting which pins are inputs and which are outputs can be achieved byte-wide by loading the correct values into the appropriate port control register or by programming individual bits in the port control register using the "SET [m].i" and "CLR [m].i" instructions. Note that when using these bit control instructions, a read-modify-write operation takes place. The microcontroller must first read in the data on the entire port, modify it to the required new bit values and then rewrite this data back to the output ports. All Ports provide the wake-up function which can be set by individual pin in the Port A while it has to be set by nibble pins in the Port B, Port C, Port D and Port E. When the device is in the SLEEP or IDLE Mode, various methods are available to wake the device up. One of these is a voltage level transition on any of the Port pins. Single or multiple pins on Ports can be setup to have this function. **Generic Input/Output Structure** Rev. 2.00 80 May 16, 2023 ## **Timer Modules - TM** One of the most fundamental functions in any microcontroller device is the ability to control and measure time. To implement time related functions each device includes several Timer Modules, abbreviated to the name TM. The TMs are multi-purpose timing units and serve to provide operations such as Timer/Counter, Input Capture, Compare Match Output and Single Pulse Output as well as being the functional unit for the generation of PWM signals. Each of the TMs has two individual interrupts. The addition of input and output pins for each TM ensures that users are provided with timing units with a wide and flexible range of features. The common features of the different TM types are described here with more detailed information provided in the individual Compact and Standard TM sections. #### Introduction The devices contain four TMs having a reference name of TM0, TM1, TM2 and TM3. Each individual TM can be categorised as a certain type, namely Compact Type TM or Standard Type TM. Although similar in nature, the different TM types vary in their feature complexity. The common features to all of the Compact and Standard TMs will be described in this section. The detailed operation regarding each of the TM types will be described in separate sections. The main features and differences between the two types of TMs are summarised in the accompanying table. | Function | СТМ | STM | |------------------------------|----------------|----------------| | Timer/Counter | √ | √ | | I/P Capture | _ | √ | | Compare Match Output | √ | √ | | PWM Channels | 1 | 1 | | Single Pulse Output | _ | 1 | | PWM Alignment | Edge | Edge | | PWM Adjustment Period & Duty | Duty or Period | Duty or Period | **TM Function Summary** Each device in the series contains a specific number of either Compact Type and Standard Type TM units which are shown in the table together with their individual reference name, TM0~TM3. | Device | TM0 | TM1 | TM2 | TM3 | |-------------------------------|------------|------------|------------|------------| | HT68FB540/HT68FB550/HT68FB560 | 16-bit STM | 10-bit STM | 10-bit CTM | 10-bit CTM | TM Name/Type Reference #### TM Operation The different types of TM offer a diverse range of functions, from simple timing operations to PWM signal generation. The key to understanding how the TM operates is to see it in terms of a free running counter whose value is then compared with the value of pre-programmed internal comparators. When the free running counter has the same value as the pre-programmed comparator, known as a compare match situation, a TM interrupt signal will be generated which can clear the counter and perhaps also change the condition of the TM output pin. The internal TM counter is driven by a user selectable clock source, which can be an internal clock or an external pin. Rev. 2.00 81 May 16, 2023 #### **TM Clock Source** The clock source which drives the main counter in each TM can originate from various sources. The selection of the required clock source is implemented using the $TnCK2\sim TnCK0$ bits in the TM control registers. The clock source can be a ratio of either the system clock $f_{SYS}$ or the internal high clock $f_{H}$ , the $f_{L}$ clock source or the external TCKn pin. Note that setting these bits to the value 101 will select an undefined clock input, in effect disconnecting the TM clock source. The TCKn pin clock source is used to allow an external signal to drive the TM as an external clock source or for event counting. #### **TM Interrupts** The Compact and Standard type TMs each have two internal interrupts, one for each of the internal comparator A or comparator P, which generate a TM interrupt when a compare match condition occurs. When a TM interrupt is generated it can be used to clear the counter and also to change the state of the TM output pin. #### **TM External Pins** Each of the TMs, irrespective of what type, has one TM input pin, with the label TCKn. The TM input pin, is essentially a clock source for the TM and is selected using the TnCK2~TnCK0 bits in the TMnC0 register. This external TM input pin allows an external clock source to drive the internal TM. This external TM input pin is shared with other functions but will be connected to the internal TM if selected using the TnCK2~TnCK0 bits. The TM input pin can be chosen to have either a rising or falling active edge. The TMs each have two output pins with the label TPn. When the TM is in the Compare Match Output Mode, these pins can be controlled by the TM to switch to a high or low level or to toggle when a compare match situation occurs. The external TPn output pin is also the pin where the TM generates the PWM output waveform. As the TM output pins are pin-shared with other function, the TM output function must first be setup using registers. A single bit in one of the registers determines if its associated pin is to be used as an external TM output pin or if it is to have another function. The number of output pins for each TM type and device is different, the details are provided in the accompanying table. All TM output pin names have a "\_n" suffix. Pin names that include a "\_0" or "\_1" suffix indicate that they are from a TM with multiple output pins. This allows the TM to generate a complimentary output pair, selected using the I/O register data bits. | Device | СТМ | STM | Registers | |-------------------------------------|------------------------------|------------------------------|-----------------| | HT68FB540<br>HT68FB550<br>HT68FB560 | TP2_0, TP2_1<br>TP3_0, TP3_1 | TP0_0, TP0_1<br>TP1_0, TP1_1 | TMPC0,<br>TMPC1 | **TM Output Pins** #### TM Input/Output Pin Control Registers Selecting to have a TM input/output or whether to retain its other shared function, is implemented using one or two registers, with a single bit in each register corresponding to a TM input/output pin. Setting the bit high will setup the corresponding pin as a TM input/output, if reset to zero the pin will retain its original other function. Rev. 2.00 82 May 16, 2023 | Registers | Device | Bit | | | | | | | | | | |-----------|-------------------------------------|-----|---|-------|-------|---|---|-------|-------|--|--| | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | TMPC0 | HT68FB540<br>HT68FB550<br>HT68FB560 | _ | _ | T1CP1 | T1CP0 | _ | _ | T0CP1 | ТОСРО | | | | TMPC1 | HT68FB540<br>HT68FB550<br>HT68FB560 | _ | _ | T3CP1 | ТЗСР0 | _ | _ | T2CP1 | T2CP0 | | | TM Input/Output Pin Control Registers List TM0 Function Pin Control Block Diagram Note: 1. The I/O register data bits shown are used for TM output inversion control. 2. In the Capture Input Mode, the TM pin control register must never enable more than one TM input. Rev. 2.00 83 May 16, 2023 **TM1 Function Pin Control Block Diagram** Note: 1. The I/O register data bits shown are used for TM output inversion control. 2. In the Capture Input Mode, the TM pin control register must never enable more than one TM input. TM2 Function Pin Control Block Diagram Note: The I/O register data bits shown are used for TM output inversion control. Rev. 2.00 84 May 16, 2023 TM3 Function Pin Control Block Diagram Note: The I/O register data bits shown are used for TM output inversion control. ## • TMPC0 Register | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------|---|---|-------|-------|---|---|-------|-------| | Name | _ | _ | T1CP1 | T1CP0 | _ | _ | T0CP1 | T0CP0 | | R/W | _ | _ | R/W | R/W | _ | _ | R/W | R/W | | POR | _ | _ | 0 | 1 | _ | _ | 0 | 1 | Bit 7~6 "—": Unimplemented, read as "0" Bit 5 T1CP1: TP1\_1 pin Control 0: Disable 1: Enable Bit 4 T1CP0: TP1 0 pin Control 0: Disable 1: Enable Bit 3~2 "—": Unimplemented, read as "0" Bit 1 **T0CP1**: TP0\_1 pin Control 0: Disable 1: Enable Bit 0 **T0CP0**: TP0\_0 pin Control 0: Disable 1: Enable ## • TMPC1 Register | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------|---|---|-------|-------|---|---|-------|-------| | Name | _ | _ | T3CP1 | T3CP0 | _ | _ | T2CP1 | T2CP0 | | R/W | _ | _ | R/W | R/W | _ | _ | R/W | R/W | | POR | _ | _ | 0 | 1 | _ | _ | 0 | 1 | Bit 7~6 "—": Unimplemented, read as "0" Bit 5 T3CP1: TP3\_1 pin Control 0: Disable 1: Enable Bit 4 T3CP0: TP3\_0 pin Control 0: Disable 1: Enable Bit 3~2 "—": Unimplemented, read as "0" Bit 1 T2CP1: TP2 1 pin Control 0: Disable 1: Enable Bit 0 T2CP0: TP2 0 pin Control 0: Disable 1: Enable ## **Programming Considerations** The TM Counter Registers and the Capture/Compare CCRA register, being either 10-bit or 16-bit, all have a low and high byte structure. The high bytes can be directly accessed, but as the low bytes can only be accessed via an internal 8-bit buffer, reading or writing to these register pairs must be carried out in a specific way. The important point to note is that data transfer to and from the 8-bit buffer and its related low byte only takes place when a write or read operation to its corresponding high byte is executed. The following steps show the read and write procedures: - Writing Data to CCRA - Step 1. Write data to Low Byte TMxAL - note that here data is only written to the 8-bit buffer. - Step 2. Write data to High Byte TMxAH - here data is written directly to the high byte registers and simultaneously data is latched from the 8-bit buffer to the Low Byte registers. - · Reading Data from the Counter Registers and CCRA - Step 1. Read data from the High Byte TMxDH or TMxAH - here data is read directly from the high byte registers and simultaneously data is latched from the Low Byte register into the 8-bit buffer. - Step 2. Read data from the Low Byte TMxDL or TMxAL - this step reads data from the 8-bit buffer. As the CCRA register implemented in the way shown in the following diagram and accessing these register pairs is carried out in a specific way described above, it is recommended to use the "MOV" instruction to access the CCRA low byte register, named TMxAL, using the following access procedures. Accessing the CCRA low byte register without following these access procedures will result in unpredictable values. Rev. 2.00 86 May 16, 2023 # Compact Type TM - CTM Although the simplest form of the two TM types, the Compact TM type still contains three operating modes, which are Compare Match Output, Timer/Event Counter and PWM Output modes. The Compact TM can also be controlled with an external input pin and can drive two external output pins. These two external output pins can be the same signal or the inverse signal. | СТМ | Name | TM No. | TM Input Pin | TM Output Pin | |-------------------------------------|------------|--------|--------------|--------------------------------| | HT68FB540<br>HT68FB550<br>HT68FB560 | 10-bit CTM | 2,3 | TCK2, TCK3 | TP2_0, TP2_1,<br>TP3_0, TP3_1, | Compact Type TM Block Diagram ## **Compact TM Operation** At its core is a 10-bit count-up counter which is driven by a user selectable internal or external clock source. There are also two internal comparators with the names, Comparator A and Comparator P. These comparators will compare the value in the counter with CCRP and CCRA registers. The CCRP is three bits wide whose value is compared with the highest three bits in the counter while the CCRA is the ten bits and therefore compares with all counter bits. The only way of changing the value of the 10-bit counter using the application program, is to clear the counter by changing the TnON bit from low to high. The counter will also be cleared automatically by a counter overflow or a compare match with one of its associated comparators. When these conditions occur, a TM interrupt signal will also usually be generated. The Compact Type TM can operate in a number of different operational modes, can be driven by different clock sources including an input pin and can also control an output pin. All operating setup conditions are selected using relevant internal registers. #### **Compact Type TM Register Description** Overall operation of the Compact TM is controlled using six registers. A read only register pair exists to store the internal counter 10-bit value, while a read/write register pair exists to store the internal 10-bit CCRA value. The remaining two registers are control registers which setup the different operating and control modes as well as the three CCRP bits. Rev. 2.00 87 May 16, 2023 | Name | Bit7 | Bit6 | Bit5 | Bit4 | Bit3 | Bit2 | Bit1 | Bit0 | |-------|-------|-------|-------|-------|------|-------|-------|--------| | TMnC0 | TnPAU | TnCK2 | TnCK1 | TnCK0 | TnON | TnRP2 | TnRP1 | TnRP0 | | TMnC1 | TnM1 | TnM0 | TnIO1 | TnIO0 | TnOC | TnPOL | TnDPX | TnCCLR | | TMnDL | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | | TMnDH | _ | _ | _ | _ | _ | _ | D9 | D8 | | TMnAL | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | | TMnAH | _ | _ | _ | _ | _ | _ | D9 | D8 | Compact TM Register List (n=2,3) ## • TMnDL Register | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------|----|----|----|----|----|----|----|----| | Name | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | | R/W | R | R | R | R | R | R | R | R | | POR | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | Bit $7\sim0$ **TMnDL**: TMn Counter Low Byte Register bit $7\sim$ bit 0 TMn 10-bit Counter bit $7\sim$ bit 0 ## • TMnDH Register | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------|---|---|---|---|---|---|----|----| | Name | _ | _ | _ | _ | _ | _ | D9 | D8 | | R/W | _ | _ | _ | _ | _ | _ | R | R | | POR | _ | _ | _ | _ | _ | _ | 0 | 0 | Bit 7~2 "—": Unimplemented, read as "0" Bit $1\sim0$ **TMnDH**: TMn Counter High Byte Register bit $1\sim$ bit 0 TMn 10-bit Counter bit $9\sim$ bit 8 ## • TMnAL Register | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------|-----|-----|-----|-----|-----|-----|-----|-----| | Name | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | | R/W | POR | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | Bit 7~0 **TMnAL**: TMn CCRA Low Byte Register bit $7 \sim$ bit 0 TMn 10-bit CCRA bit $7 \sim$ bit 0 # • TMnAH Register | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------|---|---|---|---|---|---|-----|-----| | Name | _ | _ | _ | _ | _ | _ | D9 | D8 | | R/W | _ | _ | _ | _ | _ | _ | R/W | R/W | | POR | _ | _ | _ | _ | _ | _ | 0 | 0 | Bit 7~2 "—": Unimplemented, read as "0" Bit 1~0 **TMnAH**: TMn CCRA High Byte Register bit 1 ~ bit 0 TMn 10-bit CCRA bit 9~bit 8 Rev. 2.00 88 May 16, 2023 #### TMnC0 Register | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------|-------|-------|-------|-------|------|-------|-------|-------| | Name | TnPAU | TnCK2 | TnCK1 | TnCK0 | TnON | TnRP2 | TnRP1 | TnRP0 | | R/W | POR | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | Bit 7 TnPAU: TMn Counter Pause Control 0: run 1: pause The counter can be paused by setting this bit high. Clearing the bit to zero restores normal counter operation. When in a Pause condition the TM will remain powered up and continue to consume power. The counter will retain its residual value when this bit changes from low to high and resume counting from this value when the bit changes to a low value again. Bit 6~4 TnCK2~TnCK0: Select TMn Counter clock $\begin{array}{c} 000: \, f_{SYS}/4 \\ 001: \, f_{SYS} \\ 010: \, f_{H}/16 \\ 011: \, f_{H}/64 \\ 100: \, f_{L} \\ 101: \, Undefined \end{array}$ 110: TCKn rising edge clock 111: TCKn falling edge clock These three bits are used to select the clock source for the TMn. Selecting the Reserved clock input will effectively disable the internal counter. The external pin clock source can be chosen to be active on the rising or falling edge. The clock source $f_{\rm SYS}$ is the system clock, while $f_H$ and $f_L$ are other internal clocks, the details of which can be found in the oscillator section. Bit 3 TnON: TMn Counter On/Off Control 0: Off 1: On This bit controls the overall on/off function of the TMn. Setting the bit high enables the counter to run, clearing the bit disables the TMn. Clearing this bit to zero will stop the counter from counting and turn off the TMn which will reduce its power consumption. When the bit changes state from low to high the internal counter value will be reset to zero, however when the bit changes from high to low, the internal counter will retain its residual value. If the TMn is in the Compare Match Output Mode then the TMn output pin will be reset to its initial condition, as specified by the TnOC bit, when the TnON bit changes from low to high. Bit 2~0 TnRP2~TnRP0: TMn CCRP 3-bit register, compared with the TMn Counter bit 9 ~ bit 7 Comparator P Match Period 000: 1024 TMn clocks 001: 128 TMn clocks 010: 256 TMn clocks 011: 384 TMn clocks 100: 512 TMn clocks 101: 640 TMn clocks 110: 768 TMn clocks 111: 896 TMn clocks These three bits are used to setup the value on the internal CCRP 3-bit register, which are then compared with the internal counter's highest three bits. The result of this comparison can be selected to clear the internal counter if the TnCCLR bit is set to zero. Setting the TnCCLR bit to zero ensures that a compare match with the CCRP values will reset the internal counter. As the CCRP bits are only compared with the highest three counter bits, the compare values exist in 128 clock cycle multiples. Clearing all three bits to zero is in effect allowing the counter to overflow at its maximum value. # HT68FB540/HT68FB550/HT68FB560 I/O Flash USB MCU with SPI #### • TMnC1 Register | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------|------|------|-------|-------|------|-------|-------|--------| | Name | TnM1 | TnM0 | TnIO1 | TnIO0 | TnOC | TnPOL | TnDPX | TnCCLR | | R/W | POR | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | Bit 7~6 **TnM1~TnM0**: Select TMn Operating Mode 00: Compare Match Output Mode 01: Undefined 10: PWM Mode 11: Timer/Counter Mode These bits setup the required operating mode for the TM. To ensure reliable operation the TM should be switched off before any changes are made to the TnM1 and TnM0 bits. In the Timer/Counter Mode, the TM output pin control must be disabled. Bit 5~4 **TnIO1~TnIO0**: Select TPn\_0, TPn\_1 output function Compare Match Output Mode 00: No change 01: Output low 10: Output high 11: Toggle output PWM Mode 00: PWM Output inactive state 01: PWM Output active state 10: PWM output 11: Undefined Timer/counter Mode unused These two bits are used to determine how the TMn output pin changes state when a certain condition is reached. The function that these bits select depends upon in which mode the TMn is running. In the Compare Match Output Mode, the TnIO1 and TnIO0 bits determine how the TMn output pin changes state when a compare match occurs from the Comparator A. The TMn output pin can be setup to switch high, switch low or to toggle its present state when a compare match occurs from the Comparator A. When the bits are both zero, then no change will take place on the output. The initial value of the TMn output pin should be setup using the TnOC bit in the TMnC1 register. Note that the output level requested by the TnIO1 and TnIO0 bits must be different from the initial value setup using the TnOC bit otherwise no change will occur on the TMn output pin when a compare match occurs. After the TMn output pin changes state it can be reset to its initial level by changing the level of the TnON bit from low to high. In the PWM Mode, the TnIO1 and TnIO0 bits determine how the TM output pin changes state when a certain compare match condition occurs. The PWM output function is modified by changing these two bits. It is necessary to only change the values of the TnIO1 and TnIO0 bits only after the TMn has been switched off. Unpredictable PWM outputs will occur if the TnIO1 and TnIO0 bits are changed when the TM is running. Rev. 2.00 90 May 16, 2023 Bit 3 TnOC: TPn\_0, TPn\_1 Output control bit Compare Match Output Mode 0: Initial low 1: Initial high PWM Mode 0: Active low 1: Active high This is the output control bit for the TMn output pin. Its operation depends upon whether TMn is being used in the Compare Match Output Mode or in the PWM Mode. It has no effect if the TMn is in the Timer/Counter Mode. In the Compare Match Output Mode it determines the logic level of the TMn output pin before a compare match occurs. In the PWM Mode it determines if the PWM signal is active high or active low. Bit 2 TnPOL: TPn 0, TPn 1 Output polarity Control 0: Non-invert 1: Invert This bit controls the polarity of the TPn\_0 or TPn\_1 output pin. When the bit is set high the TMn output pin will be inverted and not inverted when the bit is zero. It has no effect if the TMn is in the Timer/Counter Mode. Bit 1 TnDPX: TMn PWM period/duty Control 0: CCRP – period; CCRA – duty 1: CCRP – duty; CCRA – period This bit determines which of the CCRA and CCRP registers are used for period and duty control of the PWM waveform. Bit 0 TnCCLR: Select TMn Counter clear condition 0: TMn Comparator P match 1: TMn Comparator A match This bit is used to select the method which clears the counter. Remember that the Compact TMn contains two comparators, Comparator A and Comparator P, either of which can be selected to clear the internal counter. With the TnCCLR bit set high, the counter will be cleared when a compare match occurs from the Comparator A. When the bit is low, the counter will be cleared when a compare match occurs from the Comparator P or with a counter overflow. A counter overflow clearing method can only be implemented if the CCRP bits are all cleared to zero. The TnCCLR bit is not used in the PWM Mode. # HT68FB540/HT68FB550/HT68FB560 I/O Flash USB MCU with SPI #### **Compact Type TM Operating Modes** The Compact Type TM can operate in one of three operating modes, Compare Match Output Mode, PWM Mode or Timer/Counter Mode. The operating mode is selected using the TnM1 and TnM0 bits in the TMnC1 register. ## **Compare Match Output Mode** To select this mode, bits TnM1 and TnM0 in the TMnC1 register, should be set to "00" respectively. In this mode once the counter is enabled and running it can be cleared by three methods. These are a counter overflow, a compare match from Comparator A and a compare match from Comparator P. When the TnCCLR bit is low, there are two ways in which the counter can be cleared. One is when a compare match occurs from Comparator P, the other is when the CCRP bits are all zero which allows the counter to overflow. Here both TnAF and TnPF interrupt request flags for the Comparator A and Comparator P respectively, will both be generated. If the TnCCLR bit in the TMnC1 register is high then the counter will be cleared when a compare match occurs from Comparator A. However, here only the TnAF interrupt request flag will be generated even if the value of the CCRP bits is less than that of the CCRA registers. Therefore when TnCCLR is high no TnPF interrupt request flag will be generated. If the CCRA bits are all zero, the counter will overflow when its reaches its maximum 10-bit, 3FF Hex, value, however here the TnAF interrupt request flag will not be generated. As the name of the mode suggests, after a comparison is made, the TM output pin will change state. The TM output pin condition however only changes state when a TnAF interrupt request flag is generated after a compare match occurs from Comparator A. The TnPF interrupt request flag, generated from a compare match occurs from Comparator P, will have no effect on the TM output pin. The way in which the TM output pin changes state are determined by the condition of the TnIO1 and TnIO0 bits in the TMnC1 register. The TM output pin can be selected using the TnIO1 and TnIO0 bits to go high, to go low or to toggle from its present condition when a compare match occurs from Comparator A. The initial condition of the TM output pin, which is setup after the TnON bit changes from low to high, is setup using the TnOC bit. Note that if the TnIO1 and TnIO0 bits are zero then no pin change will take place. Rev. 2.00 92 May 16, 2023 Compare Match Output Mode - TnCCLR=0 Note: 1. With TnCCLR=0, a Comparator P match will clear the counter - 2. The TM output pin is controlled only by the TnAF flag - 3. The output pin is reset to its initial state by a TnON bit rising edge Compare Match Output Mode - TnCCLR=1 Note: 1. With TnCCLR=1, a Comparator A match will clear the counter - 2. The TM output pin is controlled only by the TnAF flag - 3. The output pin is reset to its initial state by a TnON bit rising edge - 4. The TnPF flag is not generated when TnCCLR=1 Rev. 2.00 94 May 16, 2023 #### **Timer/Counter Mode** To select this mode, bits TnM1 and TnM0 in the TMnC1 register should be set to 11 respectively. The Timer/Counter Mode operates in an identical way to the Compare Match Output Mode generating the same interrupt flags. The exception is that in the Timer/Counter Mode the TM output pin is not used. Therefore the above description and Timing Diagrams for the Compare Match Output Mode can be used to understand its function. As the TM output pin is not used in this mode, the pin can be used as a normal I/O pin or other pin-shared function. #### **PWM Output Mode** To select this mode, bits TnM1 and TnM0 in the TMnC1 register should be set to 10 respectively. The PWM function within the TM is useful for applications which require functions such as motor control, heating control, illumination control etc. By providing a signal of fixed frequency but of varying duty cycle on the TM output pin, a square wave AC waveform can be generated with varying equivalent DC RMS values. As both the period and duty cycle of the PWM waveform can be controlled, the choice of generated waveform is extremely flexible. In the PWM mode, the TnCCLR bit has no effect on the PWM operation. Both of the CCRA and CCRP registers are used to generate the PWM waveform, one register is used to clear the internal counter and thus control the PWM waveform frequency, while the other one is used to control the duty cycle. Which register is used to control either frequency or duty cycle is determined using the TnDPX bit in the TMnC1 register. The PWM waveform frequency and duty cycle can therefore be controlled by the values in the CCRA and CCRP registers. An interrupt flag, one for each of the CCRA and CCRP, will be generated when a compare match occurs from either Comparator A or Comparator P. The TnOC bit in the TMnC1 register is used to select the required polarity of the PWM waveform while the two TnIO1 and TnIO0 bits are used to enable the PWM output or to force the TM output pin to a fixed high or low level. The TnPOL bit is used to reverse the polarity of the PWM output waveform. ## CTM, PWM Mode, Edge-aligned Mode, TnDPX= 0 | CCRP | 001b | 010b | 011b | 100b | 101b | 110b | 111b | 000b | | |--------|------|------|------|------|------|------|------|------|--| | Period | 128 | 256 | 384 | 512 | 640 | 768 | 896 | 1024 | | | Duty | | CCRA | | | | | | | | If $f_{SYS} = 16MHz$ , TM clock source is $f_{SYS}/4$ , CCRP = 100b and CCRA = 128, The CTM PWM output frequency = $(f_{SYS}/4)/512 = f_{SYS}/2048 = 7.8125$ kHz, duty = 128/512 = 25%. If the Duty value defined by the CCRA register is equal to or greater than the Period value, then the PWM output duty is 100%. #### CTM, PWM Mode, Edge-aligned Mode, TnDPX= 1 | CCRP | 001b | 010b | 011b | 100b | 101b | 110b | 111b | 000b | | | |--------|------|------|------|------|------|------|------|------|--|--| | Period | | CCRA | | | | | | | | | | Duty | 128 | 256 | 384 | 512 | 640 | 768 | 896 | 1024 | | | The PWM output period is determined by the CCRA register value together with the TM clock while the PWM duty cycle is defined by the CCRP register value. Rev. 2.00 95 May 16, 2023 Note: 1. Here TnDPX=0 - Counter cleared by CCRP - 2. A counter clear sets the PWM Period - 3. The internal PWM function continues even when TnIO[1:0]=00 or 01 - 4. The TnCCLR bit has no influence on PWM operation Rev. 2.00 96 May 16, 2023 Note: 1. Here TnDPX=1 - Counter cleared by CCRA - 2. A counter clear sets the PWM Period - 3. The internal PWM function continues even when TnIO[1:0]=00 or 01 - 4. The TnCCLR bit has no influence on PWM operation # Standard Type TM - STM The Standard Type TM contains five operating modes, which are Compare Match Output, Timer/ Event Counter, Capture Input, Single Pulse Output and PWM Output modes. The Standard TM can also be controlled with an external input pin and can drive one or two external output pins. | STM | Name | TM No. | TM Input Pin | TM Output Pin | |-------------------------------------|--------------------------|---------|---------------|------------------------------| | HT68FB540<br>HT68FB550<br>HT68FB560 | 16-bit STM<br>10-bit STM | 0,<br>1 | TCK0,<br>TCK1 | TP0_0, TP0_1<br>TP1_0, TP1_1 | ## **Standard TM Operation** There are two sizes of Standard TMs, one is 10-bit wide and the other is 16-bit wide. At the core is a 10 or 16-bit count-up counter which is driven by a user selectable internal or external clock source. There are also two internal comparators with the names, Comparator A and Comparator P. These comparators will compare the value in the counter with CCRP and CCRA registers. The CCRP comparator is 3 or 8-bits wide whose value is compared the with highest 3 or 8 bits in the counter while the CCRA is the ten or sixteen bits and therefore compares all counter bits. The only way of changing the value of the 10 or 16-bit counter using the application program, is to clear the counter by changing the TnON bit from low to high. The counter will also be cleared automatically by a counter overflow or a compare match with one of its associated comparators. When these conditions occur, a TM interrupt signal will also usually be generated. The Standard Type TM can operate in a number of different operational modes, can be driven by different clock sources including an input pin and can also control an output pin. All operating setup conditions are selected using relevant internal registers. Standard Type TM Block Diagram #### **Standard Type TM Register Description** Overall operation of the Standard TM is controlled using a series of registers. A read only register pair exists to store the internal counter 10 or 16-bit value, while a read/write register pair exists to store the internal 10 or 16-bit CCRA value. The remaining two registers are control registers which setup the different operating and control modes as well as the three or eight CCRP bits. Rev. 2.00 98 May 16, 2023 | Name | Bit7 | Bit6 | Bit5 | Bit4 | Bit3 | Bit2 | Bit1 | Bit0 | |-------|-------|-------|-------|-------|------|-------|------|-------| | TM0C0 | T0PAU | T0CK2 | T0CK1 | T0CK0 | T00N | _ | _ | _ | | TM0C1 | T0M1 | T0M0 | T0IO1 | T0IO0 | T0OC | T0POL | T0PX | T0CLR | | TM0DL | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | | TM0DH | D15 | D14 | D13 | D12 | D11 | D10 | D9 | D8 | | TM0AL | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | | TM0AH | D15 | D14 | D13 | D12 | D11 | D10 | D9 | D8 | | TM0RP | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | 16-bit Standard TM Register List #### TM0C0 Register | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------|-------|-------|-------|-------|------|---|---|---| | Name | T0PAU | T0CK2 | T0CK1 | T0CK0 | T00N | _ | _ | _ | | R/W | R/W | R/W | R/W | R/W | R/W | _ | _ | _ | | POR | 0 | 0 | 0 | 0 | 0 | _ | _ | _ | Bit 7 TOPAU: TM0 Counter Pause Control > 0: Run 1: Pause The counter can be paused by setting this bit high. Clearing the bit to zero restores normal counter operation. When in a Pause condition the TM will remain powered up and continue to consume power. The counter will retain its residual value when this bit changes from low to high and resume counting from this value when the bit changes to a low value again. #### Bit 6~4 T0CK2, T0CK1, T0CK0: Select TM0 Counter clock 000: $f_{SYS}/4$ 001: f<sub>SYS</sub> 010: $f_H/16$ 011: f<sub>H</sub>/64 100: f<sub>L</sub> 101: Reserved 110: TCK0 rising edge clock 111: TCK0 falling edge clock These three bits are used to select the clock source for the TM. Selecting the Reserved clock input will effectively disable the internal counter. The external pin clock source can be chosen to be active on the rising or falling edge. The clock source f<sub>SYS</sub> is the system clock, while fH and fL are other internal clocks, the details of which can be found in the oscillator section. #### Bit 3 TOON: TM0 Counter On/Off Control 0: Off This bit controls the overall on/off function of the TM. Setting the bit high enables the counter to run, clearing the bit disables the TM. Clearing this bit to zero will stop the counter from counting and turn off the TM which will reduce its power consumption. When the bit changes state from low to high the internal counter value will be reset to zero, however when the bit changes from high to low, the internal counter will retain its residual value until the bit returns high again. If the TM is in the Compare Match Output Mode then the TM output pin will be reset to its initial condition, as specified by the TOOC bit, when the TOON bit changes from low to high. Bit 2~0 "—": Unimplemented, read as "0" # HT68FB540/HT68FB550/HT68FB560 I/O Flash USB MCU with SPI #### TM0C1 Register | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------|------|------|-------|-------|------|-------|-------|--------| | Name | T0M1 | T0M0 | T0IO1 | T0IO0 | T0OC | T0POL | T0DPX | T0CCLR | | R/W | POR | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | Bit 7~6 T0M1~T0M0: Select TM0 Operating Mode 00: Compare Match Output Mode 01: Capture Input Mode 10: PWM Mode or Single Pulse Output Mode 11: Timer/Counter Mode These bits setup the required operating mode for the TM. To ensure reliable operation the TM should be switched off before any changes are made to the T0M1 and T0M0 bits. In the Timer/Counter Mode, the TM output pin control must be disabled. #### Bit 5~4 T0IO1~T0IO0: Select TP0 0, TP0 1 output function Compare Match Output Mode 00: No change 01: Output low 10: Output high 11: Toggle output PWM Mode/ Single Pulse Output Mode 00: Force inactive state 01: Force active state 10: PWM output 11: Single pulse output Capture Input Mode 00: Input capture at rising edge of TP0 0, TP0 1 01: Input capture at falling edge of TP0 0, TP0 1 10: Input capture at falling/rising edge of TP0\_0, TP0\_1 11: Input capture disabled Timer/counter Mode: Unused These two bits are used to determine how the TM output pin changes state when a certain condition is reached. The function that these bits select depends upon in which mode the TM is running. In the Compare Match Output Mode, the T0IO1 and T0IO0 bits determine how the TM output pin changes state when a compare match occurs from the Comparator A. The TM output pin can be setup to switch high, switch low or to toggle its present state when a compare match occurs from the Comparator A. When the bits are both zero, then no change will take place on the output. The initial value of the TM output pin should be setup using the T0OC bit in the TM0C1 register. Note that the output level requested by the T0IO1 and T0IO0 bits must be different from the initial value setup using the T0OC bit otherwise no change will occur on the TM output pin when a compare match occurs. After the TM output pin changes state it can be reset to its initial level by changing the level of the T0ON bit from low to high. In the PWM Mode, the T0IO1 and T0IO0 bits determine how the TM output pin changes state when a certain compare match condition occurs. The PWM output function is modified by changing these two bits. It is necessary to only change the values of the T0IO1 and T0IO0 bits only after the TM has been switched off. Unpredictable PWM outputs will occur if the T0IO1 and T0IO0 bits are changed when the TM is running. Rev. 2.00 100 May 16, 2023 Bit 3 TOOC: TP0 0, TP0 1 Output control bit Compare Match Output Mode 0: Initial low 1: Initial high PWM Mode/ Single Pulse Output Mode 0: Active low 1: Active high This is the output control bit for the TM output pin. Its operation depends upon whether TM is being used in the Compare Match Output Mode or in the PWM Mode/ Single Pulse Output Mode. It has no effect if the TM is in the Timer/Counter Mode. In the Compare Match Output Mode it determines the logic level of the TM output pin before a compare match occurs. In the PWM Mode it determines if the PWM signal is active high or active low. Bit 2 T0POL: TP0\_0, TP0\_1 Output polarity Control 0: Non-invert 1: Invert This bit controls the polarity of the TP0\_0 or TP0\_1 output pin. When the bit is set high the TM output pin will be inverted and not inverted when the bit is zero. It has no effect if the TM is in the Timer/Counter Mode. Bit 1 TODPX: TM0 PWM period/duty Control 0: CCRP - period; CCRA - duty 1: CCRP - duty; CCRA - period This bit, determines which of the CCRA and CCRP registers are used for period and duty control of the PWM waveform. Bit 0 T0CCLR: Select TM0 Counter clear condition 0: TM0 Comparator P match1: TM0 Comparator A match This bit is used to select the method which clears the counter. Remember that the Standard TM contains two comparators, Comparator A and Comparator P, either of which can be selected to clear the internal counter. With the T0CCLR bit set high, the counter will be cleared when a compare match occurs from the Comparator A. When the bit is low, the counter will be cleared when a compare match occurs from the Comparator P or with a counter overflow. A counter overflow clearing method can only be implemented if the CCRP bits are all cleared to zero. The T0CCLR bit is not used in the PWM, Single Pulse or Input Capture Mode. #### • TM0DL Register | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------|----|----|----|----|----|----|----|----| | Name | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | | R/W | R | R | R | R | R | R | R | R | | POR | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | Bit $7\sim0$ **TM0DL**: TM0 Counter Low Byte Register bit $7\sim$ bit 0 TM0 16-bit Counter bit 7 ~ bit 0 # • TM0DH Register | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------|-----|-----|-----|-----|-----|-----|----|----| | Name | D15 | D14 | D13 | D12 | D11 | D10 | D9 | D8 | | R/W | R | R | R | R | R | R | R | R | | POR | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | Bit $7 \sim 0$ **TM0DH**: TM0 Counter High Byte Register bit $7 \sim$ bit 0 TM0 16-bit Counter bit 15 ~ bit 8 #### • TM0AL Register | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------|-----|-----|-----|-----|-----|-----|-----|-----| | Name | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | | R/W | POR | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | Bit $7\sim 0$ **TM0AL**: TM0 CCRA Low Byte Register bit $7\sim$ bit 0 TM0 16-bit CCRA bit $7\sim$ bit 0 ## • TM0AH Register | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------|-----|-----|-----|-----|-----|-----|-----|-----| | Name | D15 | D14 | D13 | D12 | D11 | D10 | D9 | D8 | | R/W | POR | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | Bit $7\sim0$ **TM0AH:** TM0 CCRA High Byte Register bit $7\sim$ bit 0 TM0 16-bit CCRA bit $15\sim$ bit 8 ## • TM0RP Register | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------|-----|-----|-----|-----|-----|-----|-----|-----| | Name | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | | R/W | POR | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | Bit $7 \sim 0$ TM0RP: TM0 CCRP Register bit $7 \sim$ bit 0 TM0 CCRP 8-bit register, compared with the TM0 Counter bit $15 \sim$ bit 8. Comparator P Match Period 0: 65536 TM0 clocks 1~255: 256 x (1~255) TM0 clocks These eight bits are used to setup the value on the internal CCRP 8-bit register, which are then compared with the internal counter's highest eight bits. The result of this comparison can be selected to clear the internal counter if the T0CCLR bit is set to zero. Setting the T0CCLR bit to zero ensures that a compare match with the CCRP values will reset the internal counter. As the CCRP bits are only compared with the highest eight counter bits, the compare values exist in 256 clock cycle multiples. Clearing all eight bits to zero is in effect allowing the counter to overflow at its maximum value. | Name | Bit7 | Bit6 | Bit5 | Bit4 | Bit3 | Bit2 | Bit1 | Bit0 | |-------|-------|-------|-------|-------|------|-------|-------|--------| | TM1C0 | T1PAU | T1CK2 | T1CK1 | T1CK0 | T10N | T1RP2 | T1RP1 | T1RP0 | | TM1C1 | T1M1 | T1M0 | T1IO1 | T1IO0 | T1OC | T1POL | T1DPX | T1CCLR | | TM1DL | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | | TM1DH | _ | _ | _ | _ | _ | _ | D9 | D8 | | TM1AL | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | | TM1AH | _ | _ | _ | _ | _ | _ | D9 | D8 | 10-bit Standard TM Register List # TM1C0 Register | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------|-------|-------|-------|-------|------|-------|-------|-------| | Name | T1PAU | T1CK2 | T1CK1 | T1CK0 | T10N | T1RP2 | T1RP1 | T1RP0 | | R/W | POR | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | Bit 7 T1PAU: TM1 Counter Pause Control 0: Run 1: Pause Rev. 2.00 102 May 16, 2023 The counter can be paused by setting this bit high. Clearing the bit to zero restores normal counter operation. When in a Pause condition the TM will remain powered up and continue to consume power. The counter will retain its residual value when this bit changes from low to high and resume counting from this value when the bit changes to a low value again. #### Bit 6~4 T1CK2~T1CK0: Select TM1 Counter clock $\begin{array}{c} 000: \, f_{SYS}/4 \\ 001: \, f_{SYS} \\ 010: \, f_{H}/16 \\ 011: \, f_{H}/64 \\ 100: \, f_{L} \\ 101: \, Undefined \end{array}$ 110: TCK1 rising edge clock 111: TCK1 falling edge clock These three bits are used to select the clock source for the TM. Selecting the Reserved clock input will effectively disable the internal counter. The external pin clock source can be chosen to be active on the rising or falling edge. The clock source $f_{SYS}$ is the system clock, while $f_H$ and $f_L$ are other internal clocks, the details of which can be found in the oscillator section. #### Bit 3 T10N: TM1 Counter On/Off Control 0: Off 1: On This bit controls the overall on/off function of the TM. Setting the bit high enables the counter to run, clearing the bit disables the TM. Clearing this bit to zero will stop the counter from counting and turn off the TM which will reduce its power consumption. When the bit changes state from low to high the internal counter value will be reset to zero, however when the bit changes from high to low, the internal counter will retain its residual value until the bit returns high again. If the TM is in the Compare Match Output Mode then the TM output pin will be reset to its initial condition, as specified by the T1OC bit, when the T1ON bit changes from low to high. ## Bit 2~0 T1RP2~T1RP0: TMn CCRP 3-bit register, compared with the TMn Counter bit 9~bit 7 Comparator P Match Period 000: 1024 TM1 clocks 001: 128 TM1 clocks 010: 256 TM1 clocks 011: 384 TM1 clocks 100: 512 TM1 clocks 101: 640 TM1 clocks 110: 768 TM1 clocks 111: 896 TM1 clocks These three bits are used to setup the value on the internal CCRP 3-bit register, which are then compared with the internal counter's highest three bits. The result of this comparison can be selected to clear the internal counter if the T1CCLR bit is set to zero. Setting the T1CCLR bit to zero ensures that a compare match with the CCRP values will reset the internal counter. As the CCRP bits are only compared with the highest three counter bits, the compare values exist in 128 clock cycle multiples. Clearing all three bits to zero is in effect allowing the counter to overflow at its maximum value. Rev. 2.00 103 May 16, 2023 # HT68FB540/HT68FB550/HT68FB560 I/O Flash USB MCU with SPI #### • TM1C1 Register | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------|------|------|-------|-------|------|-------|-------|--------| | Name | T1M1 | T1M0 | T1IO1 | T1IO0 | T1OC | T1POL | T1DPX | T1CCLR | | R/W | POR | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | Bit 7~6 T1M1~T1M0: Select TM1 Operating Mode 00: Compare Match Output Mode 01: Capture Input Mode 10: PWM Mode or Single Pulse Output Mode 11: Timer/Counter Mode These bits setup the required operating mode for the TM. To ensure reliable operation the TM should be switched off before any changes are made to the T1M1 and T1M0 bits. In the Timer/Counter Mode, the TM output pin control must be disabled. Bit 5~4 T1IO1~T1IO0: Select TP1\_0, TP1\_1 output function Compare Match Output Mode 00: No change 01: Output low 10: Output high 11: Toggle output PWM Mode/Single Pulse Output Mode 00: PWM Output inactive state 01: PWM Output active state 10: PWM output 11: Single pulse output Capture Input Mode 00: Input capture at rising edge of TP1 0, TP1 1 01: Input capture at falling edge of TP1 0, TP1 1 10: Input capture at falling/rising edge of TP1\_0, TP1\_1 11: Input capture disabled Timer/counter Mode: Unused These two bits are used to determine how the TM output pin changes state when a certain condition is reached. The function that these bits select depends upon in which mode the TM is running. In the Compare Match Output Mode, the T1IO1 and T1IO0 bits determine how the TM output pin changes state when a compare match occurs from the Comparator A. The TM output pin can be setup to switch high, switch low or to toggle its present state when a compare match occurs from the Comparator A. When the bits are both zero, then no change will take place on the output. The initial value of the TM output pin should be setup using the T1OC bit in the TM1C1 register. Note that the output level requested by the T1IO1 and T1IO0 bits must be different from the initial value setup using the T1OC bit otherwise no change will occur on the TM output pin when a compare match occurs. After the TM output pin changes state it can be reset to its initial level by changing the level of the T1ON bit from low to high. In the PWM Mode, the T1IO1 and T1IO0 bits determine how the TM output pin changes state when a certain compare match condition occurs. The PWM output function is modified by changing these two bits. It is necessary to only change the values of the T1IO1 and T1IO0 bits only after the TM has been switched off. Unpredictable PWM outputs will occur if the T1IO1 and T1IO0 bits are changed when the TM is running Rev. 2.00 104 May 16, 2023 Bit 3 T1OC: TP1\_0, TP1\_1 Output control bit Compare Match Output Mode 0: Initial low1: Initial high PWM Mode/ Single Pulse Output Mode 0: Active low 1: Active high This is the output control bit for the TM output pin. Its operation depends upon whether TM is being used in the Compare Match Output Mode or in the PWM Mode/ Single Pulse Output Mode. It has no effect if the TM is in the Timer/Counter Mode. In the Compare Match Output Mode it determines the logic level of the TM output pin before a compare match occurs. In the PWM Mode it determines if the PWM signal is active high or active low. Bit 2 T1POL: TP1 0, TP1 1 Output polarity Control 0: NNon-invert 1: Invert This bit controls the polarity of the TP1\_0 or TP1\_1 output pin. When the bit is set high the TM output pin will be inverted and not inverted when the bit is zero. It has no effect if the TM is in the Timer/Counter Mode. Bit 1 T1DPX: TMn PWM period/duty Control 0: CCRP – period; CCRA – duty 1: CCRP – duty; CCRA – period This bit, determines which of the CCRA and CCRP registers are used for period and duty control of the PWM waveform. Bit 0 T1CCLR: Select TM1 Counter clear condition 0: TM1 Comparator P match 1: TM1 Comparator A match This bit is used to select the method which clears the counter. Remember that the Standard TM contains two comparators, Comparator A and Comparator P, either of which can be selected to clear the internal counter. With the T1CCLR bit set high, the counter will be cleared when a compare match occurs from the Comparator A. When the bit is low, the counter will be cleared when a compare match occurs from the Comparator P or with a counter overflow. A counter overflow clearing method can only be implemented if the CCRP bits are all cleared to zero. The T1CCLR bit is not used in the PWM, Single Pulse or Input Capture Mode. #### • TM1DL Register | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------|----|----|----|----|----|----|----|----| | Name | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | | R/W | R | R | R | R | R | R | R | R | | POR | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | Bit $7 \sim 0$ TM1DL: TM1 Counter Low Byte Register bit $7 \sim$ bit 0 TM1 10-bit Counter bit 7 ~ bit 0 #### • TM1DH Register | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------|---|---|---|---|---|---|----|----| | Name | _ | _ | _ | _ | _ | _ | D9 | D8 | | R/W | _ | _ | _ | _ | _ | _ | R | R | | POR | _ | _ | _ | _ | _ | _ | 0 | 0 | Bit 7~2 "—": Unimplemented, read as "0" Bit $1\sim 0$ **TM1DH**: TM1 Counter High Byte Register bit $1\sim bit 0$ TM1 10-bit Counter bit 9~bit 8 # HT68FB540/HT68FB550/HT68FB560 I/O Flash USB MCU with SPI #### TM1AL Register | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------|-----|-----|-----|-----|-----|-----|-----|-----| | Name | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | | R/W | POR | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | Bit $7\sim 0$ TM1AL: TM1 CCRA Low Byte Register bit $7\sim$ bit 0 TM1 10-bit CCRA bit $7\sim$ bit 0 #### TM1AH Register | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------|---|---|---|---|---|---|-----|-----| | Name | _ | _ | _ | _ | _ | _ | D9 | D8 | | R/W | _ | _ | _ | _ | _ | _ | R/W | R/W | | POR | _ | _ | _ | _ | _ | _ | 0 | 0 | Bit 7~2 "—": Unimplemented, read as "0" Bit $1\sim 0$ TM1AH: TM1 CCRA High Byte Register bit $1\sim bit 0$ TM1 10-bit CCRA bit 9 ~ bit 8 ## Standard Type TM Operating Modes The Standard Type TM can operate in one of five operating modes, Compare Match Output Mode, PWM Output Mode, Single Pulse Output Mode, Capture Input Mode or Timer/Counter Mode. The operating mode is selected using the TnM1 and TnM0 bits in the TMnC1 register. #### **Compare Output Mode** To select this mode, bits TnM1 and TnM0 in the TMnC1 register, should be set to 00 respectively. In this mode once the counter is enabled and running it can be cleared by three methods. These are a counter overflow, a compare match from Comparator A and a compare match from Comparator P. When the TnCCLR bit is low, there are two ways in which the counter can be cleared. One is when a compare match from Comparator P, the other is when the CCRP bits are all zero which allows the counter to overflow. Here both TnAF and TnPF interrupt request flags for Comparator A and Comparator P respectively, will both be generated. If the TnCCLR bit in the TMnC1 register is high then the counter will be cleared when a compare match occurs from Comparator A. However, here only the TnAF interrupt request flag will be generated even if the value of the CCRP bits is less than that of the CCRA registers. Therefore when TnCCLR is high no TnPF interrupt request flag will be generated. In the Compare Match Output Mode, the CCRA can not be set to "0". As the name of the mode suggests, after a comparison is made, the TM output pin, will change state. The TM output pin condition however only changes state when a TnAF interrupt request flag is generated after a compare match occurs from Comparator A. The TnPF interrupt request flag, generated from a compare match occurs from Comparator P, will have no effect on the TM output pin. The way in which the TM output pin changes state are determined by the condition of the TnIO1 and TnIO0 bits in the TMnC1 register. The TM output pin can be selected using the TnIO1 and TnIO0 bits to go high, to go low or to toggle from its present condition when a compare match occurs from Comparator A. The initial condition of the TM output pin, which is setup after the TnON bit changes from low to high, is setup using the TnOC bit. Note that if the TnIO1 and TnIO0 bits are zero then no pin change will take place. Rev. 2.00 106 May 16, 2023 #### **Timer/Counter Mode** To select this mode, bits TnM1 and TnM0 in the TMnC1 register should be set to 11 respectively. The Timer/Counter Mode operates in an identical way to the Compare Match Output Mode generating the same interrupt flags. The exception is that in the Timer/Counter Mode the TM output pin is not used. Therefore the above description and Timing Diagrams for the Compare Match Output Mode can be used to understand its function. As the TM output pin is not used in this mode, the pin can be used as a normal I/O pin or other pin-shared function. Compare Match Output Mode - TnCCLR= 0 Note: 1. With TnCCLR= 0 a Comparator P match will clear the counter - 2. The TM output pin is controlled only by the TnAF flag - 3. The output pin is reset to its initial state by a TnON bit rising edge Compare Match Output Mode - TnCCLR= 1 Note: 1. With TnCCLR= 1 a Comparator A match will clear the counter - 2. The TM output pin is controlled only by the TnAF flag - 3. The output pin is reset to its initial state by a TnON bit rising edge - 4. A TnPF flag is not generated when TnCCLR= 1 Rev. 2.00 108 May 16, 2023 ## **Timer/Counter Mode** To select this mode, bits TnM1 and TnM0 in the TMnC1 register should be set to 11 respectively. The Timer/Counter Mode operates in an identical way to the Compare Match Output Mode generating the same interrupt flags. The exception is that in the Timer/Counter Mode the TM output pin is not used. Therefore the above description and Timing Diagrams for the Compare Match Output Mode can be used to understand its function. As the TM output pin is not used in this mode, the pin can be used as a normal I/O pin or other pin-shared function. # **PWM Output Mode** To select this mode, bits TnM1 and TnM0 in the TMnC1 register should be set to 10 respectively and also the TnIO1 and TnIO0 bits should be set to 10 respectively. The PWM function within the TM is useful for applications which require functions such as motor control, heating control, illumination control etc. By providing a signal of fixed frequency but of varying duty cycle on the TM output pin, a square wave AC waveform can be generated with varying equivalent DC RMS values. As both the period and duty cycle of the PWM waveform can be controlled, the choice of generated waveform is extremely flexible. In the PWM mode, the TnCCLR bit has no effect as the PWM period. Both of the CCRA and CCRP registers are used to generate the PWM waveform, one register is used to clear the internal counter and thus control the PWM waveform frequency, while the other one is used to control the duty cycle. Which register is used to control either frequency or duty cycle is determined using the TnDPX bit in the TMnC1 register. The PWM waveform frequency and duty cycle can therefore be controlled by the values in the CCRA and CCRP registers. An interrupt flag, one for each of the CCRA and CCRP, will be generated when a compare match occurs from either Comparator A or Comparator P. The TnOC bit in the TMnC1 register is used to select the required polarity of the PWM waveform while the two TnIO1 and TnIO0 bits are used to enable the PWM output or to force the TM output pin to a fixed high or low level. The TnPOL bit is used to reverse the polarity of the PWM output waveform. # 16-bit STM, PWM Mode, Edge-aligned Mode, T0DPX=0 | CCRP | 1~255 | 000b | |--------|------------|-------| | Period | CCRP x 256 | 65536 | | Duty | CC | RA | If $f_{SYS} = 16MHz$ , TM clock source select $f_{SYS}/4$ , CCRP = 2 and CCRA = 128, The STM PWM output frequency = $(f_{SYS}/4)/(2x256)$ = $f_{SYS}/2048$ = 7.8125kHz, duty= 128/512= 25% If the Duty value defined by the CCRA register is equal to or greater than the Period value, then the PWM output duty is 100%. # • 16-bit STM, PWM Mode, Edge-aligned Mode, T0DPX=1 | CCRP | 1~255 000b | | | | | |--------|------------------|--|--|--|--| | Period | CCRA | | | | | | Duty | CCRP x 256 65536 | | | | | The PWM output period is determined by the CCRA register value together with the TM clock while the PWM duty cycle is defined by the (CCRP x 256) except when CCRP value is equal to 000b. Rev. 2.00 109 May 16, 2023 ## • 10-bit STM, PWM Mode, Edge-aligned Mode, T1DPX=0 | CCRP | 001b | 010b | 011b | 100b | 101b | 110b | 111b | 000b | |--------|------|------|------|------|------|------|------|------| | Period | 128 | 256 | 384 | 512 | 640 | 768 | 896 | 1024 | | Duty | | | | CC | RA | | | | If $f_{SYS} = 16MHz$ , TM clock source select $f_{SYS}/4$ , CCRP = 100b and CCRA = 128, The STM PWM output frequency = $(f_{SYS}/4)/512 = f_{SYS}/2048 = 7.8125$ kHz, duty = 128/512 = 25% If the Duty value defined by the CCRA register is equal to or greater than the Period value, then the PWM output duty is 100%. # • 10-bit STM, PWM Mode, Edge-aligned Mode, T1DPX=1 | CCRP | 001b | 010b | 011b | 100b | 101b | 110b | 111b | 000b | | | |--------|------|------|------|------|------|------|------|------|--|--| | Period | | CCRA | | | | | | | | | | Duty | 128 | 256 | 384 | 512 | 640 | 768 | 896 | 1024 | | | The PWM output period is determined by the CCRA register value together with the TM clock while the PWM duty cycle is defined by the CCRP register value. PWM Mode - TnDPX= 0 Note: 1. Here TnDPX= 0 – Counter cleared by CCRP - 2. A counter clear sets the PWM Period - 3. The internal PWM function continues running even when TnIO [1:0]= 00 or 01 - 4. The TnCCLR bit has no influence on PWM operation Rev. 2.00 110 May 16, 2023 Note: 1. Here TnDPX= 1 – Counter cleared by CCRA - 2. A counter clear sets the PWM Period - 3. The internal PWM function continues even when TnIO [1:0]= 00 or 01 - 4. The TnCCLR bit has no influence on PWM operation # Single Pulse Mode To select this mode, bits TnM1 and TnM0 in the TMnC1 register should be set to 10 respectively and also the TnIO1 and TnIO0 bits should be set to 11 respectively. The Single Pulse Output Mode, as the name suggests, will generate a single shot pulse on the TM output pin. The trigger for the pulse output leading edge is a low to high transition of the TnON bit, which can be implemented using the application program. However in the Single Pulse Mode, the TnON bit can also be made to automatically change from low to high using the external TCKn pin, which will in turn initiate the Single Pulse output. When the TnON bit transitions to a high level, the counter will start running and the pulse leading edge will be generated. The TnON bit should remain high when the pulse is in its active state. The generated pulse trailing edge will be generated when the TnON bit is cleared to zero, which can be implemented using the application program or when a compare match occurs from Comparator A. However a compare match from Comparator A will also automatically clear the TnON bit and thus generate the Single Pulse output trailing edge. In this way the CCRA value can be used to control the pulse width. A compare match from Comparator A will also generate a TM interrupt. The counter can only be reset back to zero when the TnON bit changes from low to high when the counter restarts. In the Single Pulse Mode CCRP is not used. The TnCCLR and TnDPX bits are not used in this Mode. Single Pulse Generation Rev. 2.00 112 May 16, 2023 Note: 1. Counter stopped by CCRA - 2. CCRP is not used - 3. The pulse is triggered by the TCKn pin or by setting the TnON bit high - 4. A TCKn pin active edge will automatically set the TnON bit hight - 5. In the Single Pulse Mode, TnIO [1:0] must be set to "11" and can not be changed. # HT68FB540/HT68FB550/HT68FB560 I/O Flash USB MCU with SPI # **Capture Input Mode** To select this mode bits TnM1 and TnM0 in the TMnC1 register should be set to 01 respectively. This mode enables external signals to capture and store the present value of the internal counter and can therefore be used for applications such as pulse width measurements. The external signal is supplied on the TPn\_0 or TPn\_1 pin, whose active edge can be either a rising edge, a falling edge or both rising and falling edges; the active edge transition type is selected using the TnIO1 and TnIO0 bits in the TMnC1 register. The counter is started when the TnON bit changes from low to high which is initiated using the application program. When the required edge transition appears on the TPn\_0 or TPn\_1 pin the present value in the counter will be latched into the CCRA registers and a TM interrupt generated. Irrespective of what events occur on the TPn\_0 or TPn\_1 pin the counter will continue to free run until the TnON bit changes from high to low. When a CCRP compare match occurs the counter will reset back to zero; in this way the CCRP value can be used to control the maximum counter value. When a CCRP compare match occurs from Comparator P, a TM interrupt will also be generated. Counting the number of overflow interrupt signals from the CCRP can be a useful method in measuring long pulse widths. The TnIO1 and TnIO0 bits can select the active trigger edge on the TPn\_0 or TPn\_1 pin to be a rising edge, falling edge or both edge types. If the TnIO1 and TnIO0 bits are both set high, then no capture operation will take place irrespective of what happens on the TPn\_0 or TPn\_1 pin, however it must be noted that the counter will continue to run. As the TPn\_0 or TPn\_1 pin is pin shared with other functions, care must be taken if the TM is in the Input Capture Mode. This is because if the pin is setup as an output, then any transitions on this pin may cause an input capture operation to be executed. The TnCCLR and TnDPX bits are not used in this Mode. Rev. 2.00 114 May 16, 2023 **Capture Input Mode** Note: 1. TnM [1:0] = 01 and active edge set by the TnIO [1:0] bits - 2. A TM Capture input pin active edge transfers the counter value to CCRA - 3. TnCCLR bit not used - 4. No output function TnOC and TnPOL bits are not used - 5. CCRP determines the counter value and the counter has a maximum count value when CCRP is equal to zero. # Serial Interface Module - SIM The devices contain a Serial Interface Module, which includes both the four line SPI interface and the two line I<sup>2</sup>C interface types, to allow an easy method of communication with external peripheral hardware. Having relatively simple communication protocols, these serial interface types allow the microcontroller to interface to external SPI or I<sup>2</sup>C based hardware such as sensors, Flash or EEPROM memory, etc. The SIM interface pins are pin-shared with other I/O pins therefore the SIM interface function must first be selected by software control. As both interface types share the same pins and registers, the choice of whether the SPI or I<sup>2</sup>C type is used is made using the SIM operating mode control bits, named SIM2~SIM0, in the SIMC0 register. These pull-high resistors of the SIM pin-shared I/O are selected using pull-high control registers, and also if the SIM function is enabled. There is one control register associated with the serial interface control, namely SBSC. This is used to enable the SIM\_WCOL bit function, SA\_WCOL bit function and I<sup>2</sup>C debounce selection. The devices provide two kinds of SPI function, namely SPI and SPIA, each of them has the corresponding WCOL control bits to enable the SIM WCOL and SPIA WCOL control bits, namely SIM\_WCOL and SA\_WCOL respectively. In addition, the I2CDB1 and I2CDB0 bits are used to select the I<sup>2</sup>C debounce time. #### **SPI Interface** This SPI interface function, which is part of the Serial Interface Module, should not be confused with the other independent SPI function, known as SPIA, which is described in another section of this datasheet. The SPI interface is often used to communicate with external peripheral devices such as sensors, Flash or EEPROM memory devices etc. Originally developed by Motorola, the four line SPI interface is a synchronous serial data interface that has a relatively simple communication protocol simplifying the programming requirements when communicating with external hardware devices. The communication is full duplex and operates as a slave/master type, where the device can be either master or slave. Although the SPI interface specification can control multiple slave devices from a single master, but this device provided only one $\overline{SCS}$ pin. If the master needs to control multiple slave devices from a single master, the master can use I/O pin to select the slave devices. # **SPI Interface Operation** The SPI interface is a full duplex synchronous serial data link. It is a four line interface with pin names SDI, SDO, SCK and $\overline{SCS}$ . Pins SDI and SDO are the Serial Data Input and Serial Data Output lines, SCK is the Serial Clock line and $\overline{SCS}$ is the Slave Select line. As the SPI interface pins are pin-shared with other functions and with the I<sup>2</sup>C function pins, the SPI interface must first be selected by the correct bits in the SIMC0 and SIMC2 registers. After the SPI option has been selected, it can also be additionally disabled or enabled using the SIMEN bit in the SIMC0 register. SPI Master/Slave Connection Rev. 2.00 116 May 16, 2023 The SPI function in these devices offer the following features: - · Full duplex synchronous data transfer - · Both Master and Slave modes - · LSB first or MSB first data transmission modes - Transmission complete flag - · Rising or falling active clock edge - · WCOL bit enabled or disable select The status of the SPI interface pins is determined by a number of factors such as whether the device is in the master or slave mode and upon the condition of certain control bits such as CSEN and SIMEN. ## **SPI Registers** There are four internal registers which control the overall operation of the SPI interface. These are the SIMD data register and three registers SIMC0, SIMC2 and SBSC. Note that the SIMC1 register is only used by the I<sup>2</sup>C interface. | Register | Bit | | | | | | | | | | |----------|----------|------|--------|--------|-------|-------|-------|---------|--|--| | Name | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | SIMC0 | SIM2 | SIM1 | SIM0 | PCKEN | PCKP1 | PCKP0 | SIMEN | _ | | | | SIMD | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | | | | SIMC2 | D7 | D6 | CKPOLB | CKEG | MLS | CSEN | WCOL | TRF | | | | SBSC | SIM_WCOL | _ | I2CDB1 | I2CDB0 | _ | _ | _ | SA_WCOL | | | SIM Registers List The SIMD register is used to store the data being transmitted and received. The same register is used by both the SPI and I<sup>2</sup>C functions. Before the device writes data to the SPI bus, the actual data to be transmitted must be placed in the SIMD register. After the data is received from the SPI bus, the device can read it from the SIMD register. Any transmission or reception of data from the SPI bus must be made via the SIMD register. The SIM\_WCOL bit in the SBSC register is used to control the SPI WCOL function. ## SIMD Register | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------|-----|-----|-----|-----|-----|-----|-----|-----| | Name | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | | R/W | POR | х | х | х | Х | х | х | х | х | "x" unknown There are also three control registers for the SPI interface, SIMC0 SIMC2 and SBSC. Note that the SIMC2 register also has the name SIMA which is used by the I<sup>2</sup>C function. The SIMC1 register is not used by the SPI function, only by the I<sup>2</sup>C function. Register SIMC0 is used to control the enable/disable function and to set the data transmission clock frequency. Although not connected with the SPI function, the SIMC0 register is also used to control the Peripheral Clock Prescaler. Register SIMC2 is used for other control functions such as LSB/MSB selection, write collision flag etc. # SIMC0 Register | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------|------|------|------|-------|-------|-------|-------|---| | Name | SIM2 | SIM1 | SIM0 | PCKEN | PCKP1 | PCKP0 | SIMEN | _ | | R/W _ | | POR | 1 | 1 | 1 | 0 | 0 | 0 | 0 | _ | Bit 7~5 SIM2, SIM1, SIM0: SIM Operating Mode Control 000: SPI master mode; SPI clock is f<sub>SYS</sub>/4 001: SPI master mode; SPI clock is f<sub>SYS</sub>/16 010: SPI master mode; SPI clock is f<sub>SYS</sub>/64 011: SPI master mode; SPI clock is f<sub>L</sub> 100: SPI master mode; SPI clock is TM0 CCRP match frequency/2 101: SPI slave mode 110: I<sup>2</sup>C slave mode 111: Non SIM function These bits setup the overall operating mode of the SIM function. As well as selecting if the $I^2C$ or SPI function, they are used to control the SPI Master/Slave selection and the SPI Master clock frequency. The SPI clock is a function of the system clock but can also be chosen to be sourced from $f_L$ or TM0. If the SPI Slave Mode is selected then the clock will be supplied by an external Master device. Bit 4 PCKEN: PCK Output Pin Control 0: Disable 1: Enable Bit 3~2 **PCKP1, PCKP0**: Select PCK output pin frequency 00: f<sub>SYS</sub> 01: f<sub>SYS</sub>/4 10: f<sub>SYS</sub>/8 11: TM0 CCRP match frequency/2 Bit 1 SIMEN: SIM Control 0: Disable 1: Enable The bit is the overall on/off control for the SIM interface. When the SIMEN bit is cleared to zero to disable the SIM interface, the SDI, SDO, SCK and SCS, or SDA and SCL lines will lose their SPI or I<sup>2</sup>C function and the SIM operating current will be reduced to a minimum value. When the bit is high the SIM interface is enabled. If the SIM is configured to operate as an SPI interface via the SIM2~SIM0 bits, the contents of the SPI control registers will remain at the previous settings when the SIMEN bit changes from low to high and should therefore be first initialised by the application program. If the SIM is configured to operate as an I<sup>2</sup>C interface via the SIM2~SIM0 Rev. 2.00 118 May 16, 2023 bits and the SIMEN bit changes from low to high, the contents of the I<sup>2</sup>C control bits such as HTX and TXAK will remain at the previous settings and should therefore be first initialised by the application program while the relevant I<sup>2</sup>C flags such as HCF, HAAS, HBB, SRW and RXAK will be set to their default states. Bit 0 "—": Unimplemented, read as "0" #### SIMC2 Register | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------|-----|-----|--------|------|-----|------|------|-----| | Name | D7 | D6 | CKPOLB | CKEG | MLS | CSEN | WCOL | TRF | | R/W | POR | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | ## Bit 7~6 Undefined bit This bit can be read or written by the application program. Bit 5 **CKPOLB**: Determines the base condition of the clock line 0: The SCK line will be high when the clock is inactive 1: The SCK line will be low when the clock is inactive The CKPOLB bit determines the base condition of the clock line, if the bit is high, then the SCK line will be low when the clock is inactive. When the CKPOLB bit is low, then the SCK line will be high when the clock is inactive. Bit 4 CKEG: Determines SPI SCK active clock edge type CKPOLB=0 0: SCK is high base level and data capture at SCK rising edge 1: SCK is high base level and data capture at SCK falling edge CKPOLB=1 0: SCK is low base level and data capture at SCK falling edge 1: SCK is low base level and data capture at SCK rising edge The CKEG and CKPOLB bits are used to setup the way that the clock signal outputs and inputs data on the SPI bus. These two bits must be configured before data transfer is executed otherwise an erroneous clock edge may be generated. The CKPOLB bit determines the base condition of the clock line, if the bit is high, then the SCK line will be low when the clock is inactive. When the CKPOLB bit is low, then the SCK line will be high when the clock is inactive. The CKEG bit determines active clock edge type which depends upon the condition of CKPOLB bit. Bit 3 MLS: SPI Data shift order 0: LSB 1: MSB This is the data shift select bit and is used to select how the data is transferred, either MSB or LSB first. Setting the bit high will select MSB first and low for LSB first. Bit 2 CSEN: SPI SCS pin Control 0: Disable 1: Enable The CSEN bit is used as an enable/disable for the $\overline{SCS}$ pin. If this bit is low, then the $\overline{SCS}$ pin will be disabled and placed into I/O pin or the other functions. If the bit is high the $\overline{SCS}$ pin will be enabled and used as a select pin. Bit 1 WCOL: SPI Write Collision flag 0: No collision 1: Collision The WCOL flag is used to detect if a data collision has occurred. If this bit is high it means that data has been attempted to be written to the SIMD register during a data transfer operation. This writing operation will be ignored if data is being transferred. The bit can be cleared by the application program. Note that using the WCOL bit can be disabled or enabled via the SIM\_WCOL bit in the SBSC register. # HT68FB540/HT68FB550/HT68FB560 I/O Flash USB MCU with SPI Bit 0 TRF: SPI Transmit/Receive Complete flag 0: Data is being transferred 1: SPI data transmission is completed The TRF bit is the Transmit/Receive Complete flag and is set "1" automatically when an SPI data transmission is completed, but must set to "0" by the application program. It can be used to generate an interrupt. ## SBSC Register | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------|----------|---|--------|--------|---|---|---|---------| | Name | SIM_WCOL | _ | I2CDB1 | I2CDB0 | _ | _ | _ | SA_WCOL | | R/W | R/W | _ | R/W | R/W | _ | _ | _ | R/W | | POR | 0 | _ | 0 | 0 | _ | _ | _ | 0 | Bit 7 SIM\_WCOL: SIM WCOL control bit 0: Disable 1: Enable Bit 6 "—": Unimplemented, read as "0" Bit 5~4 **I2CDB1**, **I2CDB0** : I<sup>2</sup>C debounce selection bits Related to I<sup>2</sup>C function, described elsewhere Bit 3~1 "—": Unimplemented, read as "0" Bit 0 SA\_WCOL : SPIA WCOL function control Related to SPIA function, described elsewhere # **SPI Communication** After the SPI interface is enabled by setting the SIMEN bit high, then in the Master Mode, when data is written to the SIMD register, transmission/reception will begin simultaneously. When the data transfer is complete, the TRF flag will be set automatically, but must be cleared using the application program. In the Slave Mode, when the clock signal from the master has been received, any data in the SIMD register will be transmitted and any data on the SDI pin will be shifted into the SIMD register. The master should output an $\overline{SCS}$ signal to enable the slave device before a clock signal is provided. The slave data to be transferred should be well prepared at the appropriate moment relative to the $\overline{SCS}$ signal depending upon the configurations of the CKPOLB bit and CKEG bit. The accompanying timing diagram shows the relationship between the slave data and $\overline{SCS}$ signal for various configurations of the CKPOLB and CKEG bits. The SPI will continue to function even in the IDLE Mode. Rev. 2.00 120 May 16, 2023 SPI Slave Mode Timing - CKEG=1 **SPI Transfer Control Flowchart** ## SPI Bus Enable/Disable To enable the SPI bus, set CSEN= 1 and $\overline{SCS}$ = 0, then wait for data to be written into the SIMD (TXRX buffer) register. For the Master Mode, after data has been written to the SIMD (TXRX buffer) register, then transmission or reception will start automatically. When all the data has been transferred, the TRF bit should be set. For the Slave Mode, when clock pulses are received on SCK, data in the TXRX buffer will be shifted out or data on SDI will be shifted in.To disable the SPI bus, the SCK, SDI, SDO and $\overline{SCS}$ will become I/O pins or the other functions. # **SPI Operation** All communication is carried out using the 4-line interface for either Master or Slave Mode. The CSEN bit in the SIMC2 register controls the overall function of the SPI interface. Setting this bit high will enable the SPI interface by allowing the $\overline{SCS}$ line to be active, which can then be used to control the SPI interface. If the CSEN bit is low, the SPI interface will be disabled and the $\overline{SCS}$ line will be an I/O pin or the other functions and can therefore not be used for control of the SPI interface. If the CSEN bit and the SIMEN bit in the SIMC0 are set high, this will place the SDI line in a floating condition and the SDO line high. If in Master Mode the SCK line will be either high Rev. 2.00 122 May 16, 2023 or low depending upon the clock polarity selection bit CKPOLB in the SIMC2 register. If in Slave Mode the SCK line will be in a floating condition. If the SIMEN bit is low, then the bus will be disabled and SCS, SDI, SDO and SCK will all become I/O pins or the other functions. In the Master Mode the Master will always generate the clock signal. The clock and data transmission will be initiated after data has been written into the SIMD register. In the Slave Mode, the clock signal will be received from an external master device for both data transmission and reception. The following sequences show the order to be followed for data transfer in both Master and Slave Mode: #### **Master Mode** • Step 1 Select the SPI Master mode and clock source using the SIM2~SIM0 bits in the SIMC0 control register • Step 2 Setup the CSEN bit and setup the MLS bit to choose if the data is MSB or LSB first, this setting must be the same with the Slave device. • Step 3 Setup the SIMEN bit in the SIMC0 control register to enable the SPI interface. • Step 4 For write operations: write the data to the SIMD register, which will actually place the data into the TXRX buffer. Then use the SCK and $\overline{SCS}$ lines to output the data. After this, go to step5. For read operations: the data transferred in on the SDI line will be stored in the TXRX buffer until all the data has been received at which point it will be latched into the SIMD register. • Step 5 Check the WCOL bit if set high then a collision error has occurred so return to step 4. If equal to zero then go to the following step. • Step 6 Check the TRF bit or wait for a SPI serial bus interrupt. Step 7 Read data from the SIMD register. • Step 8 Clear TRF. • Step 9 Go to step 4. ## **Slave Mode** • Step 1 Select the SPI Slave mode using the SIM2~SIM0 bits in the SIMC0 control register Step 2 Setup the CSEN bit and setup the MLS bit to choose if the data is MSB or LSB first, this setting must be the same with the Master device. Step 3 Setup the SIMEN bit in the SIMC0 control register to enable the SPI interface. · Step 4 For write operations: write the data to the SIMD register, which will actually place the data into the TXRX buffer. Then wait for the master clock SCK and $\overline{SCS}$ signal. After this, go to step5. For read operations: the data transferred in on the SDI line will be stored in the TXRX buffer until all the data has been received at which point it will be latched into the SIMD register. - Step 5 Check the WCOL bit if set high then a collision error has occurred so return to step 4. If equal to zero then go to the following step. - Step 6 Check the TRF bit or wait for a SPI serial bus interrupt. - Step 7 Read data from the SIMD register. - Step 8 Clear TRF. - Step 9 Go to step 4. #### **Error Detection** The WCOL bit in the SIMC2 register is provided to indicate errors during data transfer. The bit is set by the SPI serial Interface but must be cleared by the application program. This bit indicates a data collision has occurred which happens if a write to the SIMD register takes place during a data transfer operation and will prevent the write operation from continuing. The overall function of the WCOL bit can be disabled or enabled by the SIM WCOL bit in the SBSC register. ## I<sup>2</sup>C Interface The I<sup>2</sup>C interface is used to communicate with external peripheral devices such as sensors, EEPROM memory etc. Originally developed by Philips, it is a two line low speed serial interface for synchronous serial data transfer. The advantage of only two lines for communication, relatively simple communication protocol and the ability to accommodate multiple devices on the same bus has made it an extremely popular interface type for many applications. I<sup>2</sup>C Master Slave Bus Connection #### I<sup>2</sup>C Interface Operation The I<sup>2</sup>C serial interface is a two line interface, a serial data line, SDA, and serial clock line, SCL. As many devices may be connected together on the same bus, their outputs are both open drain types. For this reason it is necessary that external pull-high resistors are connected to these outputs. Note that no chip select line exists, as each device on the I<sup>2</sup>C bus is identified by a unique address which will be transmitted and received on the I<sup>2</sup>C bus. When two devices communicate with each other on the bidirectional I<sup>2</sup>C bus, one is known as the master device and one as the slave device. Both master and slave can transmit and receive data, however, it is the master device that has overall control of the bus. For these devices, which only operate in slave mode, there are two methods of transferring data on the I<sup>2</sup>C bus, the slave transmit mode and the slave receive mode. Rev. 2.00 124 May 16, 2023 The debounce time of the I<sup>2</sup>C interface can be determined by the I2CDB1 and I2CDB0 bits in the SBSC register. This uses the internal clock to in effect add a debounce time to the external clock to reduce the possibility of glitches on the clock line causing erroneous operation. The debounce time, if selected, can be chosen to be either 1 or 2 system clocks. ## I<sup>2</sup>C Registers There are three control registers associated with the I<sup>2</sup>C bus, SIMC0, SIMC1 and SBSC, one address register SIMA and one data register, SIMD. The SIMD register, which is shown in the above SPI section, is used to store the data being transmitted and received on the I<sup>2</sup>C bus. Before the microcontroller writes data to the I<sup>2</sup>C bus, the actual data to be transmitted must be placed in the SIMD register. After the data is received from the I<sup>2</sup>C bus, the microcontroller can read it from the SIMD register. Any transmission or reception of data from the I<sup>2</sup>C bus must be made via the SIMD register. Note that the SIMA register also has the name SIMC2 which is used by the SPI function. Bit SIMEN and bits SIM2~SIM0 in register SIMC0 are used by the I<sup>2</sup>C interface. The I2CDB0 and I2CDB1 in the SBSC register are used to select the I<sup>2</sup>C debounce time. | Register | Bit | | | | | | | | | | |----------|----------|-------|--------|--------|-------|-------|-------|---------|--|--| | Name | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | SIMC0 | SIM2 | SIM1 | SIM0 | PCKEN | PCKP1 | PCKP0 | SIMEN | _ | | | | SIMC1 | HCF | HAAS | HBB | HTX | TXAK | SRW | IAMWU | RXAK | | | | SIMD | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | | | | SIMA | IICA6 | IICA5 | IICA4 | IICA3 | IICA2 | IICA1 | IICA0 | D0 | | | | SBSC | SIM_WCOL | _ | I2CDB1 | I2CDB0 | _ | _ | _ | SA_WCOL | | | I<sup>2</sup>C Registers List Rev. 2.00 125 May 16, 2023 ## SIMC0 Register | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------|------|------|------|-------|-------|-------|-------|---| | Name | SIM2 | SIM1 | SIM0 | PCKEN | PCKP1 | PCKP0 | SIMEN | _ | | R/W _ | | POR | 1 | 1 | 1 | 0 | 0 | 0 | 0 | _ | Bit 7~5 SIM2, SIM1, SIM0: SIM Operating Mode Control 000: SPI master mode; SPI clock is f<sub>SYS</sub>/4 001: SPI master mode; SPI clock is f<sub>SYS</sub>/16 010: SPI master mode; SPI clock is f<sub>SYS</sub>/64 011: SPI master mode; SPI clock is f<sub>L</sub> 100: SPI master mode; SPI clock is TM0 CCRP match frequency/2 101: SPI slave mode 110: I<sup>2</sup>C slave mode 111: Non SIM function These bits setup the overall operating mode of the SIM function. As well as selecting if the $I^2C$ or SPI function, they are used to control the SPI Master/Slave selection and the SPI Master clock frequency. The SPI clock is a function of the system clock but can also be chosen to be sourced from the $f_L$ or TM0. If the SPI Slave Mode is selected then the clock will be supplied by an external Master device. Bit 4 PCKEN: PCK Output Pin Control 0: Disable 1: Enable Bit 3~2 **PCKP1, PCKP0**: Select PCK output pin frequency 00: f<sub>SYS</sub> 01: f<sub>SYS</sub>/4 10: f<sub>SYS</sub>/8 11: TM0 CCRP match frequency/2 Bit 1 SIMEN: SIM Control 0: Disable 1: Enable The bit is the overall on/off control for the SIM interface. When the SIMEN bit is cleared to zero to disable the SIM interface, the SDI, SDO, SCK and SCS, or SDA and SCL lines will be in a floating condition and the SIM operating current will be reduced to a minimum value. When the bit is high the SIM interface is enabled. If the SIM is configured to operate as an SPI interface via SIM2~SIM0 bits, the contents of the SPI control registers will remain at the previous settings when the SIMEN bit changes from low to high and should therefore be first initialised by the application program. If the SIM is configured to operate as an I²C interface via the SIM2~SIM0 bits and the SIMEN bit changes from low to high, the contents of the I²C control bits such as HTXand TXAK will remain at the previous settings and should therefore be first initialised by the application program while the relevant I²C flags such as HCF, HAAS, HBB, SRW and RXAK will be set to their default states. Bit 0 "—": Unimplemented, read as "0". ## SIMC1 Register | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------|-----|------|-----|-----|------|-----|-------|------| | Name | HCF | HAAS | HBB | HTX | TXAK | SRW | IAMWU | RXAK | | R/W | R | R | R | R/W | R/W | R | R/W | R | | POR | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | Bit 7 HCF: I<sup>2</sup>C Bus data transfer completion flag 0: Data is being transferred 1: Completion of an 8-bit data transfer Rev. 2.00 126 May 16, 2023 The HCF flag is the data transfer flag. This flag will be zero when data is being transferred. Upon completion of an 8-bit data transfer the flag will go high and an interrupt will be generated. Bit 6 HAAS: I<sup>2</sup>C Bus address match flag 0: Not address match 1: Address match The HASS flag is the address match flag. This flag is used to determine if the slave device address is the same as the master transmit address. If the addresses match then this bit will be high, if there is no match then the flag will be low. Bit 5 **HBB**: I<sup>2</sup>C Bus busy flag 0: I2C Bus is not busy 1: I2C Bus is busy The HBB flag is the I<sup>2</sup>C busy flag. This flag will be "1" when the I<sup>2</sup>C bus is busy which will occur when a START signal is detected. The flag will be set to "0" when the bus is free which will occur when a STOP signal is detected. Bit 4 HTX: Select I<sup>2</sup>C slave device is transmitter or receiver 0: Slave device is the receiver 1: Slave device is the transmitter Bit 3 TXAK: I<sup>2</sup>C Bus transmit acknowledge flag 0: Slave send acknowledge flag 1: Slave do not send acknowledge flag The TXAK bit is the transmit acknowledge flag. After the slave device receipt of 8-bits of data, this bit will be transmitted to the bus on the 9th clock from the slave device. The slave device must always set TXAK bit to "0" before further data is received. Bit 2 SRW: I<sup>2</sup>C Slave Read/Write flag 0: Slave device should be in receive mode 1: Slave device should be in transmit mode The SRW flag is the I<sup>2</sup>C Slave Read/Write flag. This flag determines whether the master device wishes to transmit or receive data from the I<sup>2</sup>C bus. When the transmitted address and slave address is match, that is when the HAAS flag is set high, the slave device will check the SRW flag to determine whether it should be in transmit mode or receive mode. If the SRW flag is high, the master is requesting to read data from the bus, so the slave device should be in transmit mode. When the SRW flag is zero, the master will write data to the bus, therefore the slave device should be in receive mode to read this data. Bit 1 IAMWU: I<sup>2</sup>C Address Match Wake-up Control 0: Disable 1: Enable This bit should be set to "1" to enable I<sup>2</sup>C address match wake up from SLEEP or IDLE Mode. Bit 0 **RXAK**: I<sup>2</sup>C Bus Receive acknowledge flag 0: Slave receive acknowledge flag 1: Slave does not receive acknowledge flag The RXAK flag is the receiver acknowledge flag. When the RXAK flag is "0", it means that a acknowledge signal has been received at the 9th clock, after 8 bits of data have been transmitted. When the slave device in the transmit mode, the slave device checks the RXAK flag to determine if the master receiver wishes to receive the next byte. The slave transmitter will therefore continue sending out data until the RXAK flag is "1". When this occurs, the slave transmitter will release the SDA line to allow the master to send a STOP signal to release the I<sup>2</sup>C Bus. The SIMD register is used to store the data being transmitted and received. The same register is used by both the SPI and I<sup>2</sup>C functions. Before the device writes data to the SPI bus, the actual data to be transmitted must be placed in the SIMD register. After the data is received from the SPI bus, the device can read it from the SIMD register. Any transmission or reception of data from the SPI bus must be made via the SIMD register. # HT68FB540/HT68FB550/HT68FB560 I/O Flash USB MCU with SPI # SIMD Register | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------|-----|-----|-----|-----|-----|-----|-----|-----| | Name | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | | R/W | POR | х | х | Х | Х | х | х | х | х | "x" unknown ## SIMA Register | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------|-------|-------|-------|-------|-------|-------|-------|---| | Name | IICA6 | IICA5 | IICA4 | IICA3 | IICA2 | IICA1 | IICA0 | _ | | R/W _ | | POR | х | х | х | х | х | х | х | _ | "x" unknown Bit 7~1 IICA6~ IICA0: I<sup>2</sup>C slave address IICA6~ IICA0 is the I<sup>2</sup>C slave address bit $6 \sim$ bit 0. The SIMA register is also used by the SPI interface but has the name SIMC2. The SIMA register is the location where the 7-bit slave address of the slave device is stored. Bits $7\sim1$ of the SIMA register define the device slave address. Bit 0 is not defined. When a master device, which is connected to the I<sup>2</sup>C bus, sends out an address, which matches the slave address in the SIMA register, the slave device will be selected. Note that the SIMA register is the same register address as SIMC2 which is used by the SPI interface. Bit 0 Undefined bit This bit can be read or written by user software program. # SBSC Register | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------|----------|---|--------|--------|---|---|---|---------| | Name | SIM_WCOL | _ | I2CDB1 | I2CDB0 | _ | _ | _ | SA_WCOL | | R/W | R/W | _ | R/W | R/W | _ | _ | _ | R/W | | POR | 0 | _ | 0 | 0 | _ | _ | _ | 0 | Bit 7 SIM WCOL: SIM WCOL control bit Related to SPI, described elsewhere. Bit 6 "—": Unimplemented, read as "0" Bit 5~4 **I2CDB1**, **I2CDB0**: I<sup>2</sup>C debounce selection bits 00: No debounce (default) 01: 1 system clock debounce 10, 11: 2 system clocks debounce Bit 3~1 "—": Unimplemented, read as "0" Bit 0 SA\_WCOL : SPIA WCOL function control Related to SPIA, described elsewhere. Rev. 2.00 128 May 16, 2023 # I<sup>2</sup>C Bus Communication Communication on the I<sup>2</sup>C bus requires four separate steps, a START signal, a slave device address transmission, a data transmission and finally a STOP signal. When a START signal is placed on the I<sup>2</sup>C bus, all devices on the bus will receive this signal and be notified of the imminent arrival of data on the bus. The first seven bits of the data will be the slave address with the first bit being the MSB. If the address of the slave device matches that of the transmitted address, the HAAS bit in the SIMC1 register will be set and an I<sup>2</sup>C interrupt will be generated. After entering the interrupt service routine, the slave device must first check the condition of the HAAS bit to determine whether the interrupt source originates from an address match or from the completion of an 8-bit data transfer. During a data transfer, note that after the 7-bit slave address has been transmitted, the following bit, which is the 8th bit, is the read/write bit whose value will be placed in the SRW bit. This bit will be checked by the slave device to determine whether to go into transmit or receive mode. Before any transfer of data to or from the I<sup>2</sup>C bus, the microcontroller must initialise the bus, the following are steps to achieve this: - Step 1 Set the SIM2~SIM0 and SIMEN bits in the SIMC0 register to "1" to enable the I<sup>2</sup>C bus. - Step 2 Write the slave address of the device to the I<sup>2</sup>C bus address register SIMA - Step 3 Set the SIME interrupt enable bit of the interrupt control register to enable the SIM interrupt. I<sup>2</sup>C Bus Initialisation Flow Chart # I<sup>2</sup>C Bus Start Signal The START signal can only be generated by the master device connected to the I<sup>2</sup>C bus and not by the slave device. This START signal will be detected by all devices connected to the I<sup>2</sup>C bus. When detected, this indicates that the I<sup>2</sup>C bus is busy and therefore the HBB bit will be set. A START condition occurs when a high to low transition on the SDA line takes place when the SCL line remains high. # I<sup>2</sup>C Bus Slave Address The transmission of a START signal by the master will be detected by all devices on the I<sup>2</sup>C bus. To determine which slave device the master wishes to communicate with, the address of the slave device will be sent out immediately following the START signal. All slave devices, after receiving this 7-bit address data, will compare it with their own 7-bit slave address. If the address sent out by the master matches the internal address of the microcontroller slave device, then an internal I<sup>2</sup>C bus interrupt signal will be generated. The next bit following the address, which is the 8th bit, defines the read/write status and will be saved to the SRW bit of the SIMC1 register. The slave device will then transmit an acknowledge bit, which is a low level, as the 9th bit. The slave device will also set the status flag HAAS when the addresses match. As an I<sup>2</sup>C bus interrupt can come from two sources, when the program enters the interrupt subroutine, the HAAS bit should be examined to see whether the interrupt source has come from a matching slave address or from the completion of a data byte transfer. When a slave address is matched, the device must be placed in either the transmit mode and then write data to the SIMD register, or in the receive mode where it must implement a dummy read from the SIMD register to release the SCL line. Rev. 2.00 130 May 16, 2023 # I<sup>2</sup>C Bus Read/Write Signal The SRW bit in the SIMC1 register defines whether the slave device wishes to read data from the I<sup>2</sup>C bus or write data to the I<sup>2</sup>C bus. The slave device should examine this bit to determine if it is to be a transmitter or a receiver. If the SRW flag is "1" then this indicates that the master device wishes to read data from the I<sup>2</sup>C bus, therefore the slave device must be setup to send data to the I<sup>2</sup>C bus as a transmitter. If the SRW flag is "0" then this indicates that the master wishes to send data to the I<sup>2</sup>C bus, therefore the slave device must be setup to read data from the I<sup>2</sup>C bus as a receiver. # I<sup>2</sup>C Bus Slave Address Acknowledge Signal After the master has transmitted a calling address, any slave device on the I<sup>2</sup>C bus, whose own internal address matches the calling address, must generate an acknowledge signal. The acknowledge signal will inform the master that a slave device has accepted its calling address. If no acknowledge signal is received by the master then a STOP signal must be transmitted by the master to end the communication. When the HAAS flag is high, the addresses have matched and the slave device must check the SRW flag to determine if it is to be a transmitter or a receiver. If the SRW flag is high, the slave device should be setup to be a transmitter so the HTX bit in the SIMC1 register should be set to "1". If the SRW flag is low, then the microcontroller slave device should be setup as a receiver and the HTX bit in the SIMC1 register should be set to "0". # I<sup>2</sup>C Bus Data and Acknowledge Signal The transmitted data is 8-bits wide and is transmitted after the slave device has acknowledged receipt of its slave address. The order of serial bit transmission is the MSB first and the LSB last. After receipt of 8-bits of data, the receiver must transmit an acknowledge signal, level "0"., before it can receive the next data byte. If the slave transmitter does not receive an acknowledge bit signal from the master receiver, then the slave transmitter will release the SDA line to allow the master to send a STOP signal to release the I<sup>2</sup>C Bus. The corresponding data will be stored in the SIMD register. If setup as a transmitter, the slave device must first write the data to be transmitted into the SIMD register. If setup as a receiver, the slave device must read the transmitted data from the SIMD register. When the slave receiver receives the data byte, it must generate an acknowledge bit, known as TXAK, on the 9th clock. The slave device, which is setup as a transmitter will check the RXAK bit in the SIMC1 register to determine if it is to send another data byte, if not then it will release the SDA line and await the receipt of a STOP signal from the master. Rev. 2.00 131 May 16, 2023 I<sup>2</sup>C Communication Timing Diagram Note: \*When a slave address is matched, the device must be placed in either the transmit mode and then write data to the SIMD register, or in the receive mode where it must implement a dummy read from the SIMD register to release the SCL line. Rev. 2.00 132 May 16, 2023 ## I<sup>2</sup>C Time Out Function The I<sup>2</sup>C interface provides a time-out scheme to prevent a locked situation which might take place by an unexpected clock timing generated by a noise input signal. When the I<sup>2</sup>C interface has been locked for a period of time, the I<sup>2</sup>C hardware and the register, SIMC1, will be initialized automatically and the I2CTOF bit in the I2CTOC register will be set high. The Time Out function enable/disable and the time-out period are managed by the I2CTOC register. ## I<sup>2</sup>C Time Out Operation The time-out counter will start counting when the I<sup>2</sup>C interface received the START bit and address match. After that the counter will be cleared on each falling edge of the SCL pin. If the time counter is larger than the selected time-out time, then the anti-locked protection scheme will take place and the time-out counter will be stopped by hardware automatically, the I2CTOF bit will be set high and an I<sup>2</sup>C interrupt will also take place. Note that this scheme can also be stopped when the I<sup>2</sup>C received the STOP bit. There are several time-out periods can be selected by the I2CTOS0~I2CTOS5 bits in the I2CTOC register. # I2CTOC Register | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------|---------|--------|---------|---------|---------|---------|---------|---------| | Name | 12CTOEN | I2CTOF | I2CTOS5 | I2CTOS4 | I2CTOS3 | I2CTOS2 | I2CTOS1 | I2CTOS0 | | R/W | POR | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | Bit 7 **I2CTOEN**: I<sup>2</sup>C Time Out function control bit 0: Disable 1: Enable Bit 6 **I2CTOF**: I<sup>2</sup>C Time Out indication bit 0: Not occurred 1: Occurred Bit 5~0 I2CTOS5~I2CTOS0: I<sup>2</sup>C Time out time period select The I<sup>2</sup>C Time out clock is provided by the $f_L/32$ . The time out time period can be calculated from the accompanying equation. ([I2CTOS5:I2CTOS0]+1) x (32/f<sub>L</sub>) # Serial Interface - SPIA The devices contain an independent SPI function. It is important not to confuse this independent SPI function with the additional one contained within the combined SIM function, which is described in another section of this datasheet. This independent SPI function will carry the name SPIA to distinguish it from the other one in the SIM. The SPI interface is often used to communicate with external peripheral devices such as sensors, Flash or EEPROM memory devices etc. Originally developed by Motorola, the four line SPI interface is a synchronous serial data interface that has a relatively simple communication protocol simplifying the programming requirements when communicating with external hardware devices. The communication is full duplex and operates as a slave/master type, where the device can be either master or slave. Although the SPIA interface specification can control multiple slave devices from a single master, however this device is provided with only one $\overline{SCSA}$ pin. If the master needs to control multiple slave devices from a single master, the master can use I/O pins to select the slave devices. # **SPIA Interface Operation** The SPIA interface is a full duplex synchronous serial data link. It is a four line interface with pin names SDIA, SDOA, SCKA and $\overline{SCSA}$ . Pins SDIA and SDOA are the Serial Data Input and Serial Data Output lines, SCKA is the Serial Clock line and $\overline{SCSA}$ is the Slave Select line. As the SPIA interface pins are pin-shared with normal I/O pins, the SPIA interface must first be enabled by setting the correct bits in the SPIAC0 and SPIAC1 registers. the SPIA can be disabled or enabled using the SPIAEN bit in the SPIAC0 register. Communication between devices connected to the SPIA interface is carried out in a slave/master mode with all data transfer initiations being implemented by the master. The Master also controls the clock signal. As the device only contains a single $\overline{SCSA}$ pin only one slave device can be utilized. The $\overline{SCSA}$ pin is controlled by the application program, set the SACSEN bit to "1" to enable the $\overline{SCSA}$ pin function and clear the SACSEN bit to "0" to place the $\overline{SCSA}$ pin into a floating state. **SPIA Master/Slave Connection** Rev. 2.00 134 May 16, 2023 The SPIA function in this device offers the following features: - · Full duplex synchronous data transfer - Both Master and Slave modes - LSB first or MSB first data transmission modes - · Transmission complete flag - · Rising or falling active clock edge - SAWCOL bit enabled or disable select The status of the SPIA interface pins is determined by a number of factors such as whether the device is in the master or slave mode and upon the condition of certain control bits such as SACSEN and SPIAEN. # **SPIA Registers** There are four internal registers which control the overall operation of the SPIA interface. These are the SPIAD data register and three registers SPIAC0, SPIAC1 and SBSC. The SA\_WCOL bit in the SBSC register is used to control the SPIA WCOL function. | Register | | Bit | | | | | | | | | | | |----------|----------|--------|---------|--------|-------|--------|--------|---------|--|--|--|--| | Name | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | | SPIAC0 | SASPI2 | SASPI1 | SASPI0 | _ | _ | _ | SPIAEN | _ | | | | | | SPIAC1 | _ | _ | SACKPOL | SACKEG | SAMLS | SACSEN | SAWCOL | SATRF | | | | | | SPIAD | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | | | | | | SBSC | SIM_WCOL | _ | I2CDB1 | I2CDB0 | _ | _ | _ | SA_WCOL | | | | | **SPIA Registers List** The SPIAD register is used to store the data being transmitted and received. Before the device writes data to the SPIA bus, the actual data to be transmitted must be placed in the SPIAD register. After the data is received from the SPIA bus, the device can read it from the SPIAD register. Any transmission or reception of data from the SPIA bus must be made via the SPIAD register. Rev. 2.00 135 May 16, 2023 ## SPIAD Register | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------|-----|-----|-----|-----|-----|-----|-----|-----| | Name | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | | R/W | POR | х | х | Х | Х | х | х | Х | х | "x" unknown There are also three control registers for the SPIA interface, SPIAC0, SPIAC1 and SBSC. Register SPIAC0 is used to control the enable/disable function and to set the data transmission clock frequency. Register SPIAC1 is used for other control functions such as LSB/MSB selection, write collision flag etc. # SPIAC0 Register | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------|--------|--------|--------|---|---|---|--------|---| | Name | SASPI2 | SASPI1 | SASPI0 | _ | _ | _ | SPIAEN | _ | | R/W | R/W | R/W | R/W | _ | _ | _ | R/W | _ | | POR | 1 | 1 | 1 | _ | _ | _ | 0 | _ | Bit 7~5 SASPI2 ~ SASPI0: Master/Slave Clock Select $\begin{array}{l} 000: SPIA \ master, \ f_{SYS}/4 \\ 001: SPIA \ master, \ f_{SYS}/16 \\ 010: SPIA \ master, \ f_{SYS}/64 \\ 011: SPIA \ master, \ f_{L} \end{array}$ 100 : SPIA master, TM0 CCRP match frequency/2 101 : SPIA slave 110: unimplemented 111: unimplemented These bits are used to control the SPIA Master/Slave selection and the SPIA Master clock frequency. The SPIA clock is a function of the system clock but can also be chosen to be sourced from TM0 or $f_L$ . If the SPIA Slave Mode is selected then the clock will be supplied by an external Master device Bit 4~2 "—": Unimplemented, read as "0" Bit 1 SPIAEN: SPIA enable or disable 0: Disable 1: Enable The bit is the overall on/off control for the SIMA interface. When the SPIAEN bit is cleared to zero to disable the SPIA interface, the SDIA, SDOA, SCKA and $\overline{\text{SCSA}}$ lines will lose their SPI function and the SPIA operating current will be reduced to a minimum value. When the bit is high the SPIA interface is enabled. Bit 0 "—": Unimplemented, read as "0" # • SPIAC1 Register | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------|---|---|---------|--------|-------|--------|--------|-------| | Name | _ | _ | SACKPOL | SACKEG | SAMLS | SACSEN | SAWCOL | SATRF | | R/W | _ | _ | R/W | R/W | R/W | R/W | R/W | R/W | | POR | _ | _ | 0 | 0 | 0 | 0 | 0 | 0 | Bit 7~6 "—": Unimplemented, read as "0". This bit can be read or written by user software program. Bit 5 SACKPOL: Determines the base condition of the clock line 0: SCKA line will be high when the clock is inactive 1: SCKA line will be low when the clock is inactive Rev. 2.00 136 May 16, 2023 The SACKPOL bit determines the base condition of the clock line, if the bit is high, then the SCKA line will be low when the clock is inactive. When the SACKPOL bit is low, then the SCKA line will be high when the clock is inactive. Bit 4 SACKEG: Determines the SPIA SCKA active clock edge type SACKPOL= 0: 0: SCKA has high base level with data capture on SCKA rising edge 1: SCKA has high base level with data capture on SCKA falling edge SACKPOL= 1: 0: SCKA has low base level with data capture on SCKA falling edge 1: SCKA has low base level with data capture on SCKA rising edge The SACKEG and SACKPOL bits are used to setup the way that the clock signal outputs and inputs data on the SPI bus. These two bits must be configured before a data transfer is executed otherwise an erroneous clock edge may be generated. The SACKPOL bit determines the base condition of the clock line, if the bit is high, then the SCKA line will be low when the clock is inactive. When the SACKPOL bit is low, then the SCKA line will be high when the clock is inactive. The SACKEG bit determines active clock edge type which depends upon the condition of the SACKPOL bit. Bit 3 SAMLS: MSB/LSB First Bit 0: LSB shift first 1: MSB shift first This is the data shift select bit and is used to select how the data is transferred, either MSB or LSB first. Setting the bit high will select MSB first and low for LSB first. Bit 2 SACSEN: Select Signal Enable/Disable Bit 0: Disable, other functions 1: Enable The SACSEN bit is used as an enable/disable for the SCSA pin. If this bit is low, then the $\overline{\text{SCSA}}$ pin will be disabled and placed into other functions. If the bit is high the $\overline{\text{SCSA}}$ pin will be enabled and used as a select pin. Bit 1 SAWCOL: Write Collision Bit 0: Collision free 1: Collision detected The SAWCOL flag is used to detect if a data collision has occurred. If this bit is high it means that data has been attempted to be written to the SPIAD register during a data transfer operation. This writing operation will be ignored if data is being transferred. The bit can be cleared by the application program. Note that this function can be disabled or enabled via the SA\_WCOL bit in the SBSC register. Bit 0 SATRF: Transmit/Receive Flag 0: Not complete 1: Transmission/reception complete The SATRF bit is the Transmit/Receive Complete flag and is set "1" automatically when an SPIA data transmission is completed, but must set to zero by the application program. It can be used to generate an interrupt. # SBSC Register | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------|----------|---|--------|--------|---|---|---|---------| | Name | SIM_WCOL | _ | I2CDB1 | I2CDB0 | _ | _ | _ | SA_WCOL | | R/W | R/W | _ | R/W | R/W | _ | _ | _ | R/W | | POR | 0 | _ | 0 | 0 | _ | _ | _ | 0 | Bit 7 SIM WCOL: SIM WCOL control bit Related to SPI, described elsewhere. Bit 6 "—": Unimplemented, read as "0" Bit 5~4 **I2CDB1, I2CDB0** : I<sup>2</sup>C debounce selection bits Related to I<sup>2</sup>C, described elsewhere. Bit 3~1 "—": Unimplemented, read as "0" Bit 0 SA WCOL: SPIA WCOL function control 0: Disable 1: Enable. ## **SPIA Communication** After the SPIA interface is enabled by setting the SPIAEN bit high, then in the Master Mode, when data is written to the SPIAD register, transmission/reception will begin simultaneously. When the data transfer is complete, the SATRF flag will be set automatically, but must be cleared using the application program. In the Slave Mode, when the clock signal from the master has been received, any data in the SPIAD register will be transmitted and any data on the SDIA pin will be shifted into the SPIAD register. The master should output an SCSA signal to enable the slave device before a clock signal is provided. The slave data to be transferred should be well prepared at the appropriate moment relative to the SCSA signal depending upon the configurations of the SACKPOL bit and SACKEG bit. The accompanying timing diagram shows the relationship between the slave data and SCS signal for various configurations of the SACKPOL and SACKEG bits. The SPIA will continue to function even in the IDLE Mode. Note: For SPIA slave mode, if SPIAEN=1 and SACSEN=0, SPIA is always enabled and ignores the SCSA level. SPIA Slave Mode Timing - SACKEG= 0 SPIA Slave Mode Timing - SACKEG= 1 **SPIA Transfer Control Flowchart** ## SPIA Bus Enable/Disable To enable the SPIA bus, set SACSEN= 1 and $\overline{SCSA}$ =0, then wait for data to be written into the SPIAD (TXRX buffer) register. For the Master Mode, after data has been written to the SPIAD (TXRX buffer) register, then transmission or reception will start automatically. When all the data has been transferred the SATRF bit should be set. For the Slave Mode, when clock pulses are received on SCKA, data in the TXRX buffer will be shifted out or data on SDIA will be shifted in. To disable the SPIA bus SCKA, SDIA, SDOA, SCSA will become I/O pins or the other functions. # **SPIA Operation** All communication is carried out using the 4-line interface for either Master or Slave Mode. The SACSEN bit in the SPIAC1 register controls the overall function of the SPIA interface. Setting this bit high will enable the SPIA interface by allowing the $\overline{SCSA}$ line to be active, which can then be used to control the SPIA interface. If the SACSEN bit is low, the SPIA interface will be disabled and the $\overline{SCSA}$ line will be an I/O pin or the other functions and can therefore not be used for control of the SPIA interface. If the SACSEN bit and the SPIAEN bit in the SPIAC0 register are set high, this will place the SDIA line in a floating condition and the SDOA line high. If in Master Mode the SCKA line will be either high or low depending upon the clock polarity selection bit SACKPOLB in the SPIAC1 register. If in Slave Mode the SCKA line will be in a floating condition. If SPIAEN is low then the bus will be disabled and $\overline{SCSA}$ , SDIA, SDOA and SCKA will all become I/O pins or the other functions. In the Master Mode the Master will always generate the clock signal. The clock and data transmission will be initiated after data has been written into the SPIAD register. In the Slave Mode, the clock signal will be received from an external master device for both data transmission and reception. The following sequences show the order to be followed for data transfer in both Master and Slave Mode: #### **Master Mode** - Step 1 Select the clock source and Master mode using the SASPI2~SASPI0 bits in the SPIAC0 control register - Step 2 Setup the SACSEN bit and setup the SAMLS bit to choose if the data is MSB or LSB first, this must be same as the Slave device. - Step 3 Setup the SPIAEN bit in the SPIAC0 control register to enable the SPIA interface. - For write operations: write the data to the <u>SPIAD</u> register, which will actually place the data into the TXRX buffer. Then use the SCKA and <u>SCSA</u> lines to output the data. After this go to step 5. For read operations: the data transferred in on the SDIA line will be stored in the TXRX buffer until all the data has been received at which point it will be latched into the SPIAD register. - Step 5 Check the SAWCOL bit if set high then a collision error has occurred so return to step 4. If equal to zero then go to the following step. - Step 6 Check the SATRF bit or wait for a SPIA serial bus interrupt. - Step 7 Read data from the SPIAD register. Rev. 2.00 May 16, 2023 # HT68FB540/HT68FB550/HT68FB560 I/O Flash USB MCU with SPI - Step 8 Clear SATRF. - Step 9 Go to step 4. ## Slave Mode • Step 1 Select the SPI Slave mode using the SASPI2~SASPI0 bits in the SPIAC0 control register • Step 2 Setup the SACSEN bit and setup the SAMLS bit to choose if the data is MSB or LSB first, this setting must be the same with the Master device. Step 3 Setup the SPIAEN bit in the SPIAC0 control register to enable the SPIA interface. Step 4 For write operations: write the data to the SPIAD register, which will actually place the data into the TXRX buffer. Then wait for the master clock SCKA and $\overline{\text{SCSA}}$ signal. After this, go to step 5. For read operations: the data transferred in on the SDIA line will be stored in the TXRX buffer until all the data has been received at which point it will be latched into the SPIAD register. • Step 5 Check the SAWCOL bit if set high then a collision error has occurred so return to step 4. If equal to zero then go to the following step. Step 6 Check the SATRF bit or wait for a SPIA serial bus interrupt. • Step 7 Read data from the SPIAD register. • Step 8 Clear SATRF. • Step 9 Go to step 4. ## **Error Detection** The SAWCOL bit in the SPIAC register is provided to indicate errors during data transfer. The bit is set by the SPIA serial Interface but must be cleared by the application program. This bit indicates a data collision has occurred which happens if a write to the SPIAD register takes place during a data transfer operation and will prevent the write operation from continuing. The overall function of the SAWCOL bit can be disabled or enabled by the SA\_WCOL bit in the SBSC register. # **Peripheral Clock Output** The Peripheral Clock Output allows the device to supply external hardware with a clock signal synchronised to the microcontroller clock. # **Peripheral Clock Operation** As the peripheral clock output pin, PCK, is shared with I/O line, the required pin function is chosen via PCKEN in the SIMC0 register. The Peripheral Clock function is controlled using the SIMC0 register. The clock source for the Peripheral Clock Output can originate from either the TM0 CCRP match frequency/2 or a divided ratio of the internal fsys clock. The PCKEN bit in the SIMC0 register is the overall on/off control, setting PCKEN bit to "1" enables the Peripheral Clock, setting PCKEN bit to "0" disables it. The required division ratio of the system clock is selected using the PCKP1 and PCKP0 bits in the same register. If the device enters the SLEEP Mode this will disable the Peripheral Clock output. ## SIMC0 Register | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------|------|------|------|-------|-------|-------|-------|---| | Name | SIM2 | SIM1 | SIM0 | PCKEN | PCKP1 | PCKP0 | SIMEN | _ | | R/W _ | | POR | 1 | 1 | 1 | 0 | 0 | 0 | 0 | _ | ## Bit 7~5 SIM2, SIM1, SIM0: SIM operating mode control 000: SPI master mode; SPI clock is f<sub>SYS</sub>/4 001: SPI master mode; SPI clock is f<sub>SYS</sub>/16 010: SPI master mode; SPI clock is f<sub>SYS</sub>/64 011: SPI master mode; SPI clock is fL 100: SPI master mode; SPI clock is TM0 CCRP match frequency/2 101: SPI slave mode 110: I<sup>2</sup>C slave mode 111: non SIM function These bits setup the overall operating mode of the SIM function. As well as selecting if the $I^2C$ or SPI function, they are used to control the SPI Master/Slave selection and the SPI Master clock frequency. The SPI clock is a function of the system clock but can also be chosen to be sourced from the TM0 or $f_{\scriptscriptstyle L}$ . If the SPI Slave Mode is selected then the clock will be supplied by an external Master device. # Bit 4 PCKEN: PCK output pin control 0: Disable 1: Enable ## Bit 3~2 **PCKP1, PCKP0**: select PCK output pin frequency 00: f<sub>SYS</sub> 01: f<sub>SYS</sub>/4 10: f<sub>SYS</sub>/8 11: TM0 CCRP match frequency/2 # Bit 1 SIMEN: SIM control 0: Disable 1: Enable The bit is the overall on/off control for the SIM interface. When the SIMEN bit is cleared to zero to disable the SIM interface, the SDI, SDO, SCK and $\overline{SCS}$ , or SDA and SCL lines will be in a floating condition and the SIM operating current will be reduced to a minimum value. When the bit is high the SIM interface is enabled. Note that when the SIMEN bit changes from low to high the contents of the SPI control registers will be in an unknown condition and should therefore be first initialised by the application program. Bit 0 "—": Unimplemented, read as "0" Rev. 2.00 142 May 16, 2023 # Interrupts Interrupts are an important part of any microcontroller system. When an external event or an internal function such as a Timer Module requires microcontroller attention, their corresponding interrupt will enforce a temporary suspension of the main program allowing the microcontroller to direct attention to their respective needs. The device contains several external interrupt and internal interrupts functions. The external interrupts are generated by the action of the external INTO and INT1 pins, while the internal interrupts are generated by various internal functions such as the TMs, LVD, SIM, SPIA and USB. # **Interrupt Registers** Overall interrupt control, which basically means the setting of request flags when certain microcontroller conditions occur and the setting of interrupt enable bits by the application program, is controlled by a series of registers, located in the Special Purpose Data Memory, as shown in the accompanying table. The number of registers depends upon the device chosen but fall into three categories. The first is the INTC0~INTC2 registers which setup the primary interrupts, the second is the MFI0~MFI1 registers which setup the Multi-function interrupts. Finally there is an INTEG register to setup the external interrupt trigger edge type. Each register contains a number of enable bits to enable or disable individual registers as well as interrupt flags to indicate the presence of an interrupt request. The naming convention of these follows a specific pattern. First is listed an abbreviated interrupt type, then the (optional) number of that interrupt followed by either an "E" for enable/disable bit or "F" for request flag. | Function | Enable Bit | Request Flag | Notes | |----------------|------------|--------------|----------| | Global | EMI | _ | _ | | INTn Pin | INTnE | INTnF | n=0 or 1 | | Multi-function | MFnE | MFnF | n=0~3 | | SIM | SIME | SIMF | _ | | SPIA | SPIAE | SPIAF | _ | | LVD | LVE | LVF | _ | | ТМ | TnPE | TnPF | n=0~3 | | I IVI | TnAE | TnAF | 11-0~3 | | USB | USBE | USBF | _ | **Interrupt Register Bit Naming Conventions** | Nama | | Bit | | | | | | | | | | | |-------|-------|------|-------|-------|--------|--------|--------|--------|--|--|--|--| | Name | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | | INTEG | _ | _ | _ | _ | INT1S1 | INT1S0 | INT0S1 | INT0S0 | | | | | | INTC0 | _ | USBF | INT1F | INT0F | USBE | INT1E | INT0E | EMI | | | | | | INTC1 | MF1F | MF0F | _ | LVF | MF1E | MF0E | _ | LVE | | | | | | INTC2 | SPIAF | SIMF | MF3F | MF2F | SPIAE | SIME | MF3E | MF2E | | | | | | MFI0 | T1AF | T1PF | T0AF | T0PF | T1AE | T1PE | T0AE | T0PE | | | | | | MFI1 | T3AF | T3PF | T2AF | T2PF | T3AE | T3PE | T2AE | T2PE | | | | | **Interrupt Register Contents** Rev. 2.00 143 May 16, 2023 # • INTEG Register | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------|---|---|---|---|--------|--------|--------|--------| | Name | _ | _ | _ | _ | INT1S1 | INT1S0 | INT0S1 | INT0S0 | | R/W | _ | _ | _ | _ | R/W | R/W | R/W | R/W | | POR | _ | _ | _ | _ | 0 | 0 | 0 | 0 | Bit 7~4 "—": Unimplemented, read as "0" Bit 3~2 INT1S1, INT1S0: interrupt edge control for INT1 pin 00: Disable 01: Rising edge 10: Falling edge 11: Rising and falling edges Bit 1~0 INT0S1, INT0S0: interrupt edge control for INT0 pin 00: Disable01: Rising edge10: Falling edge 11: Rising and falling edges ## • INTC0 Register | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------|---|------|-------|-------|------|-------|-------|-----| | Name | _ | USBF | INT1F | INT0F | USBE | INT1E | INT0E | EMI | | R/W | _ | R/W | POR | _ | 0 | 0 | 0 | 0 | 0 | 0 | 0 | Bit 7 "—": Unimplemented, read as "0" Bit 6 USBF: USB Interrupt Request Flag 0: No request1: Interrupt request Bit 5 INT1F: INT1 interrupt request flag 0: No request1: Interrupt request Bit 4 INT0F: INT0 interrupt request flag 0: No request1: Interrupt request Bit 3 USBE: USB Interrupt Control 0: Disable 1: Enable Bit 2 INT1E: INT1 interrupt control 0: Disable1: Enable Bit 1 **INT0E**: INT0 interrupt control 0: Disable 1: Enable Bit 0 **EMI**: Global interrupt control 0: Disable 1: Enable Rev. 2.00 May 16, 2023 ## • INTC1 Register | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------|------|------|---|-----|------|------|---|-----| | Name | MF1F | MF0F | _ | LVF | MF1E | MF0E | _ | LVE | | R/W | R/W | R/W | _ | R/W | R/W | R/W | _ | R/W | | POR | 0 | 0 | _ | 0 | 0 | 0 | _ | 0 | Bit 7 MF1F: Multi-function Interrupt 1 Request Flag 0: No request 1: Interrupt request Bit 6 MF0F: Multi-function Interrupt 0 Request Flag 0: No request1: Interrupt request Bit 5 "—": Unimplemented, read as "0" Bit 4 LVF: LVD interrupt request flag 0: No request1: Interrupt request Bit 3 MF1E: Multi-function Interrupt 1 Interrupt Control 0: Disable 1: Enable Bit 2 MF0E: Multi-function Interrupt 0 Interrupt Control 0: Disable 1: Enable Bit 1 "—": Unimplemented, read as "0" Bit 0 LVE: LVD Interrupt Control 0: Disable 1: Enable ### • INTC2 Register | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------|-------|------|------|------|-------|------|------|------| | Name | SPIAF | SIMF | MF3F | MF2F | SPIAE | SIME | MF3E | MF2E | | R/W | POR | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | Bit 7 SPIAF: SPIA interrupt request flag 0: No request1: Interrupt request Bit 6 **SIMF**: SIM interrupt request flag 0: No request1: Interrupt request Bit 5 MF3F: Multi-function Interrupt 3 Request Flag 0: No request1: Interrupt request Bit 4 MF2F: Multi-function Interrupt 2 Request Flag 0: No request1: Interrupt request Bit 3 SPIAE: SPIA Interrupt Control 0: Disable 1: Enable Bit 2 SIME: SIM Interrupt Control 0: Disable 1: Enable Bit 1 MF3E: Multi-function Interrupt 3 Control 0: Disable 1: Enable Bit 0 MF2E: Multi-function Interrupt 2 Control 0: Disable 1: Enable #### • MFI0 Register | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------|------|------|------|------|------|------|------|------| | Name | T1AF | T1PF | T0AF | T0PF | T1AE | T1PE | T0AE | T0PE | | R/W | POR | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | Bit 7 T1AF: TM1 Comparator A match interrupt request flag 0: No request1: Interrupt request Bit 6 T1PF: TM1 Comparator P match interrupt request flag 0: No request1: Interrupt request Bit 5 T0AF: TM0 Comparator A match interrupt request flag 0: No request1: Interrupt request Bit 4 TOPF: TM0 Comparator P match interrupt request flag 0: no request1: Interrupt request Bit 3 T1AE: TM1 Comparator A match interrupt control 0: Disable 1: Enable Bit 2 T1PE: TM1 Comparator P match interrupt control 0: Disable1: Enable Bit 1 **T0AE**: TM0 Comparator A match interrupt control 0: Disable 1: Enable Bit 0 **TOPE**: TM0 Comparator P match interrupt control 0: Disable 1: Enable #### • MFI1 Register | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------|------|------|------|------|------|------|------|------| | Name | T3AF | T3PF | T2AF | T2PF | T3AE | T3PE | T2AE | T2PE | | R/W | POR | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | Bit 7 T3AF: TM3 Comparator A match interrupt request flag 0: No request1: Interrupt request Bit 6 T3PF: TM3 Comparator P match interrupt request flag 0: No request1: Interrupt request Bit 5 T2AF: TM2 Comparator A match interrupt request flag 0: No request1: Interrupt request Rev. 2.00 146 May 16, 2023 Bit 4 T2PF: TM2 Comparator P match interrupt request flag 0: No request 1: Interrupt request Bit 3 T3AE: TM3 Comparator A match interrupt control 0: Disable 1: Enable Bit 2 T3PE: TM3 Comparator P match interrupt control 0: Disable 1: Enable Bit 1 T2AE: TM2 Comparator A match interrupt control 0: Disable 1: Enable Bit 0 **T2PE**: TM2 Comparator P match interrupt control 0: Disable 1: Enable ## **Interrupt Operation** When the conditions for an interrupt event occur, such as a TM Compare P, Compare A or Compare B match etc, the relevant interrupt request flag will be set. Whether the request flag actually generates a program jump to the relevant interrupt vector is determined by the condition of the interrupt enable bit. If the enable bit is set high then the program will jump to its relevant vector; if the enable bit is zero then although the interrupt request flag is set an actual interrupt will not be generated and the program will not jump to the relevant interrupt vector. The global interrupt enable bit, if cleared to zero, will disable all interrupts. When an interrupt is generated, the Program Counter, which stores the address of the next instruction to be executed, will be transferred onto the stack. The Program Counter will then be loaded with a new address which will be the value of the corresponding interrupt vector. The microcontroller will then fetch its next instruction from this interrupt vector. The instruction at this vector will usually be a "JMP" which will jump to another section of program which is known as the interrupt service routine. Here is located the code to control the appropriate interrupt. The interrupt service routine must be terminated with a "RETI", which retrieves the original Program Counter address from the stack and allows the microcontroller to continue with normal execution at the point where the interrupt occurred. The various interrupt enable bits, together with their associated request flags, are shown in the accompanying diagrams with their order of priority. Some interrupt sources have their own individual vector while others share the same multi-function interrupt vector. Once an interrupt subroutine is serviced, all the other interrupts will be blocked, as the global interrupt enable bit, EMI bit will be cleared automatically. This will prevent any further interrupt nesting from occurring. However, if other interrupt requests occur during this interval, although the interrupt will not be immediately serviced, the request flag will still be recorded. If an interrupt requires immediate servicing while the program is already in another interrupt service routine, the EMI bit should be set after entering the routine, to allow interrupt nesting. If the stack is full, the interrupt request will not be acknowledged, even if the related interrupt is enabled, until the Stack Pointer is decremented. If immediate service is desired, the stack must be prevented from becoming full. In case of simultaneous requests, the accompanying diagram shows the priority that is applied. All of the interrupt request flags when set will wake-up the device if it is in SLEEP or IDLE Mode, however to prevent a wake-up from occurring the corresponding flag should be set before the device is in SLEEP or IDLE Mode. Rev. 2.00 147 May 16, 2023 #### **External Interrupt** The external interrupts are controlled by signal transitions on the pins INT0 and INT1. An external interrupt request will take place when the external interrupt request flags, INT0F, INT1F, are set, which will occur when a transition, whose type is chosen by the edge select bits, appears on the external interrupt pins. To allow the program to branch to its respective interrupt vector address, the global interrupt enable bit, EMI, and respective external interrupt enable bit, INT0E, INT1E, must first be set. Additionally the correct interrupt edge type must be selected using the INTEG register to enable the external interrupt function and to choose the trigger edge type. As the external interrupt pins are pin-shared with I/O pins, they can only be configured as external interrupt pins if their external interrupt enable bit in the corresponding interrupt register has been set. The pin must also be setup as an input by setting the corresponding bit in the port control register. When the interrupt is enabled, the stack is not full and the correct transition type appears on the external interrupt pin, a subroutine call to the external interrupt vector, will take place. When the interrupt is serviced, the external interrupt request flags, INT0F, INT1F, will be automatically reset and the EMI bit will be automatically cleared to disable other interrupts. Note that any pull-high resistor selections on the external interrupt pins will remain valid even if the pin is used as an external interrupt input. The INTEG register is used to select the type of active edge that will trigger the external interrupt. A choice of either rising or falling or both edge types can be chosen to trigger an external interrupt. Note that the INTEG register can also be used to disable the external interrupt function. Rev. 2.00 148 May 16, 2023 #### **USB** Interrupt A USB interrupt request will take place when the USB interrupt request flags, USBF, is set, a situation that will occur when an endpoint is accessed. To allow the program to branch to its respective interrupt vector address, the global interrupt enable bit, EMI, and USB interrupt enable bit, USBE, must first be set. When the interrupt is enabled, the stack is not full and an endpoint is accessed, a subroutine call to the USB interrupt vector, will take place. When the interrupt is serviced, the USB interrupt request flag, USBF, will be automatically reset and the EMI bit will be automatically cleared to disable other interrupts. #### Serial Interface Module Interrupts - SIM Interrupt The Serial Interface Module interrupt, known as the SIM interrupt, will take place when the SIM Interrupt request flag, SIMF, is set, which occurs when a byte of data has been received or transmitted by the SIM interface. To allow the program to branch to its respective interrupt vector address, the global interrupt enable bit, EMI, and the Serial Interface Interrupt enable bit, SIME, must first be set. When the interrupt is enabled, the stack is not full and a byte of data has been transmitted or received by the SIM interface, a subroutine call to the respective Interrupt vector, will take place. When the Serial Interface Interrupt is serviced, the EMI bit will be automatically cleared to disable other interrupts and the SIMF flag will be automatically cleared as well. #### Serial Peripheral Interface Interrupt – SPIA Interrupt The Serial Peripheral Interface Interrupt, also known as the SPIA interrupt, will take place when the SPIA Interrupt request flag, SPIAF, is set, which occurs when a byte of data has been received or transmitted by the SPIA interface. To allow the program to branch to its respective interrupt vector address, the global interrupt enable bit, EMI, and the Serial Interface Interrupt enable bit, SPIAE, must first be set. When the interrupt is enabled, the stack is not full and a byte of data has been transmitted or received by the SPIA interface, a subroutine call to the respective Interrupt vector, will take place. When the interrupt is serviced, the Serial Interface Interrupt flag, SPIAF, will be automatically cleared. The EMI bit will also be automatically cleared to disable other interrupts. #### **LVD** Interrupt The Low Voltage Detector interrupt, known as the LVD interrupt, will take place when the LVD Interrupt request flag, LVF, is set, which occurs when the Low Voltage Detector function detects a low power supply voltage. To allow the program to branch to its respective interrupt vector address, the global interrupt enable bit, EMI and Low Voltage Interrupt enable bit, LVE, must first be set. When the interrupt is enabled, the stack is not full and a low voltage condition occurs, a subroutine call to the LVD Interrupt vector, will take place. When the Low Voltage Interrupt is serviced, the EMI bit will be automatically cleared to disable other interrupts and the LVF flag will be automatically cleared as well. #### Multi-function Interrupt Within this device there is various Multi-function interrupts. Unlike the other independent interrupts, these interrupts have no independent source, but rather are formed from other existing interrupt sources, namely the TM Interrupts. A Multi-function interrupt request will take place when any of the Multi-function interrupt request flags, MF0F~MF3F are set. The Multi-function interrupt flags will be set when any of their included functions generate an interrupt request flag. To allow the program to branch to its respective interrupt vector address, when the Multi-function interrupt is enabled and the stack is not full, and either one of the interrupts contained within each of Multi-function interrupt occurs, a subroutine call to one of Rev. 2.00 149 May 16, 2023 the Multi-function interrupt vectors will take place. When the interrupt is serviced, the related Multi-Function request flag will be automatically reset and the EMI bit will be automatically cleared to disable other interrupts. However, it must be noted that, although the Multi-function Interrupt flags will be automatically reset when the interrupt is serviced, the request flags from the original source of the Multi-function interrupts, namely the TM Interrupts, interrupt will not be automatically reset and must be manually reset by the application program. #### **TM** Interrupts The Compact and Standard Type TMs have two interrupts each. All of the TM interrupts are contained within the Multi-function Interrupts. For each of the Compact and Standard Type TMs there are two interrupt request flags TnPF and TnAF and two enable bits TnPE and TnAE. A TM interrupt request will take place when any of the TM request flags are set, a situation which occurs when a TM comparator P or A match situation happens. To allow the program to branch to its respective interrupt vector address, the global interrupt enable bit, EMI, respective TM Interrupt enable bit, and relevant Multi-function Interrupt enable bit, MFnE, must first be set. When the interrupt is enabled, the stack is not full and a TM comparator match situation occurs, a subroutine call to the relevant Multi-function Interrupt vector locations, will take place. When the TM interrupt is serviced, the EMI bit will be automatically cleared to disable other interrupts, however only the related MFnF flag will be automatically cleared. As the TM interrupt request flags will not be automatically cleared, they have to be cleared by the application program. #### **Interrupt Wake-up Function** Each of the interrupt functions has the capability of waking up the microcontroller when in the SLEEP or IDLE Mode. A wake-up is generated when an interrupt request flag changes from low to high and is independent of whether the interrupt is enabled or not. Therefore, even though the device is in the SLEEP or IDLE Mode and its system oscillator stopped, situations such as external edge transitions on the external interrupt pins, a low power supply voltage or comparator input change may cause their respective interrupt flag to be set high and consequently generate an interrupt. Care must therefore be taken if spurious wake-up situations are to be avoided. If an interrupt wake-up function is to be disabled then the corresponding interrupt request flag should be set high before the device enters the SLEEP or IDLE Mode. The interrupt enable bits have no effect on the interrupt wake-up function. #### **Programming Considerations** By disabling the relevant interrupt enable bits, a requested interrupt can be prevented from being serviced, however, once an interrupt request flag is set, it will remain in this condition in the interrupt register until the corresponding interrupt is serviced or until the request flag is cleared by the application program. Where a certain interrupt is contained within a Multi-function interrupt, then when the interrupt service routine is executed, as only the Multi-function interrupt request flags, MF0F~MF3F, will be automatically cleared, the individual request flag for the function needs to be cleared by the application program. It is recommended that programs do not use the "CALL" instruction within the interrupt service subroutine. Interrupts often occur in an unpredictable manner or need to be serviced immediately. If only one stack is left and the interrupt is not well controlled, the original control sequence will be damaged once a CALL subroutine is executed in the interrupt subroutine. Rev. 2.00 150 May 16, 2023 Every interrupt has the capability of waking up the microcontroller when it is in the SLEEP or IDLE Mode, the wake up being generated when the interrupt request flag changes from low to high. If it is required to prevent a certain interrupt from waking up the microcontroller then its respective request flag should be first set high before enter SLEEP or IDLE Mode. As only the Program Counter is pushed onto the stack, then when the interrupt is serviced, if the contents of the accumulator, status register or other registers are altered by the interrupt service program, their contents should be saved to the memory at the beginning of the interrupt service routine. To return from an interrupt subroutine, either a RET or RETI instruction may be executed. The RETI instruction in addition to executing a return to the main program also automatically sets the EMI bit high to allow further interrupts. The RET instruction however only executes a return to the main program leaving the EMI bit in its present zero state and therefore disabling the execution of further interrupts. ## Low Voltage Detector - LVD Each device has a Low Voltage Detector function, also known as LVD. This enabled the device to monitor the power supply voltage, $V_{DD}$ , and provide a warning signal should it fall below a certain level. This function may be especially useful in battery applications where the supply voltage will gradually reduce as the battery ages, as it allows an early warning battery low signal to be generated. The Low Voltage Detector also has the capability of generating an interrupt signal. #### LVD Register The Low Voltage Detector function is controlled using a single register with the name LVDC. Three bits in this register, VLVD2 $\sim$ VLVD0, are used to select one of eight fixed voltages below which a low voltage condition will be determined. A low voltage condition is indicated when the LVDO bit is set. If the LVDO bit is low, this indicates that the $V_{DD}$ voltage is above the preset low voltage value. The LVDEN bit is used to control the overall on/off function of the low voltage detector. Setting the bit high will enable the low voltage detector. Clearing the bit to zero will switch off the internal low voltage detector circuits. As the low voltage detector will consume a certain amount of power, it may be desirable to switch off the circuit when not in use, an important consideration in power sensitive battery powered applications. #### LVDC Register | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------|---|---|------|-------|---|-------|-------|-------| | Name | _ | _ | LVDO | LVDEN | _ | VLVD2 | VLVD1 | VLVD0 | | R/W | _ | _ | R | R/W | _ | R/W | R/W | R/W | | POR | _ | _ | 0 | 0 | _ | 0 | 0 | 0 | Bit $7 \sim 6$ "—": Unimplemented, read as "0" Bit 5 LVDO: LVD Output Flag 0: No Low Voltage Detect1: Low Voltage Detect Bit 4 LVDEN: Low Voltage Detector Control 0: Disable1: Enable Bit 3 "—": Unimplemented, read as "0" Bit 2~0 VLVD2~VLVD0: Select LVD Voltage 000: 2.0V 001: 2.2V 010: 2.4V 011: 2.7V 100: 3.0V 101: 3.3V 110: 3.6V 111: 4.0V #### **LVD Operation** The Low Voltage Detector function operates by comparing the power supply voltage, $V_{DD}$ , with a pre-specified voltage level stored in the LVDC register. This has a range of between 2.0V and 4.0V. When the power supply voltage, $V_{DD}$ , falls below this pre-determined value, the LVDO bit will be set high indicating a low power supply voltage condition. The Low Voltage Detector function is supplied by a reference voltage which will be automatically enabled. When the device is powered down the low voltage detector will remain active if the LVDEN bit is high. After enabling the Low Voltage Detector, a time delay $t_{\rm LVDS}$ should be allowed for the circuitry to stabilise before reading the LVDO bit. Note also that as the VDD voltage may rise and fall rather slowly, at the voltage nears that of VLVD, there may be multiple bit LVDO transitions. The Low Voltage Detector also has its own interrupt, providing an alternative means of low voltage detection, in addition to polling the LVDO bit. The interrupt will only be generated after a delay of $t_{\text{LVD}}$ after the LVDO bit has been set high by a low voltage condition. When the device is powered down the Low Voltage Detector will remain active if the LVDEN bit is high. In this case, the LVF interrupt request flag will be set, causing an interrupt to be generated if $V_{\text{DD}}$ falls below the preset LVD voltage. This will cause the device to wake-up from the SLEEP or IDLE Mode, however if the Low Voltage Detector wake up function is not required then the LVF flag should be first set high before the device enters the SLEEP or IDLE Mode. #### **USB** Interface The USB interface is a 4-wire serial bus that allows communication between a host device and up to 127 max peripheral devices on the same bus. A token based protocol method is used by the host device for communication control. Other advantages of the USB bus include live plugging and unplugging and dynamic device configuration. As the complexity of USB data protocol does not permit comprehensive USB operation information to be provided in this datasheet, the reader should therefore consult other external information for a detailed USB understanding. The device includes a USB interface function allowing for the convenient design of USB peripheral products. The USB disable/enable control bit "USBdis" is in the SYSC Register. If the USB is disabled, then V33O will be floating, the UDP/UDN lines will become I/O functions, and the USB SIE will be disabled. #### **Power Plane** There are three power planes for HT68FB540/HT68FB550/HT68FB560: USB SIE VDD, VDDIO and the MCU VDD. For the USB SIE VDD will supply all circuits related to USB SIE and be sourced from pin "UBUS". Once the USB is removed from the USB and there is no power in the USB BUS, the USB SIE circuit is no longer operational. Rev. 2.00 152 May 16, 2023 For the PA and PD ports, it can be configured using the PAPS1, PAPS0 and PDPS registers to define the pins PA0~PA7, PD4~PD7 are supplied by the MCU VDD, the V33O or the power pin VDDIO. For the MCU VDD, it supplies all the HT68FB540/HT68FB550/HT68FB560 circuits except the USB SIE which is supply by UBUS. The PE1 is pin shared with UBUS pin and it's "input" only. ### **USB Suspend Wake-Up Remote Wake-Up** If there is no signal on the USB bus for over 3ms, the devices will go into a suspend mode. The Suspend flag, SUSP, in the USC register, will then be set high and an USB interrupt will be generated to indicate that the devices should jump to the suspend state to meet the requirements of the USB suspend current spec. In order to meet the requirements of the suspend current, the firmware should disable the USB clock by clearing the USBCKEN bit to "0". The suspend current can be further decreased by setting the SUSP2 bit in the UCC register. When the resume signal is sent out by the host, the device will be woken up the by the USB interrupt and the Resume bit in the USC register will be set. To ensure correct device operation, the program must set the USBCKEN bit in the UCC register high and clear the SUSP2 bit in the UCC register. The Resume signal will be cleared before the Idle signal is sent out by the host and the Suspend line in the USC register will change to zero. So when the MCU detects the Suspend bit in the USC register, the condition of the Resume line should be noted and taken into consideration. The device has a remote wake up function which can wake-up the USB Host by sending a wake-up pulse through RMWK in the USC register. Once the USB Host receives a wake-up signal from the device it will send a Resume signal to the device. #### **USB Interface Operation** The HT68FB540, HT68FB550 and HT68FB560 have 4 Endpoints (EP0~EP3), 6 Endpoints (EP0~EP5), and 8 Endpoints (EP0~EP7) respectively. The EP0 supports Control transfer. All EP1~EP7 support Interrupt or Bulk transfer. All endpoints except EP0 can be configure as 8, 16, 32, 64 FIFO size by the register UFC0 and UFC1. EP0 has 8-byte FIFO size. The Total FIFO size is 256 +8 bytes for the HT68FB540, 512 +8 bytes for the HT68FB550 and 768 +8 bytes for the HT68FB560. Rev. 2.00 153 May 16, 2023 As the USB FIFO is assigned from the last bank of the Data RAM and has a start address of 0FFH to the upper address, dependent on the FIFO size, if the corresponding data RAM bank is used for both general purpose RAM and the USB FIFO, special care should be taken that the RAM EQU definition should not overlap with the USB FIFO RAM address. The URD in the USC register is the USB reset signal control function definition bit. The USB FIFO size definition for IN/OUT control depends on the UFC, UFIEN and UFOEN registers. If OUT 1 not used, then the OUT 1 FIFO will not be defined and IN 2 will be defined as IN 1 afterwards. "n"=Bank 1~0, last bank first defined **USB FIFO Size Define** #### **USB Interface Registers** The USB interface has a series of registers associated with its operation. ## SYSC Register | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------|---------|--------|-------|---|---|-----|---|---| | Name | CLK_ADJ | USBdis | RUBUS | _ | _ | HFV | _ | _ | | R/W | R/W | R/W | R/W | _ | _ | R/W | _ | _ | | POR | 0 | 0 | 0 | _ | _ | 0 | _ | _ | Bit 7 CLK ADJ: PLL Clock Automatic Adjustment function: PLL related control bit, described elsewhere Bit 6 USB dis: USB SIE control bit 0: Enable1: Disable Bit 5 **RUBUS**: UBUS pin pull low resistor 0: Enable 1: Disable Bit 4~3 "—": Unimplemented, read as "0" Bit 2 **HFV**: High frequency voltage control This bit must be set to high. Bit 1~0 "—": Unimplemented, read as "0" Rev. 2.00 154 May 16, 2023 #### USB\_STAT Register | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------|---------|---------|---------|---------|-----|-----|-----|-----| | Name | PS2_CKO | PS2_DAO | PS2_CKI | PS2_DAI | SE1 | SE0 | PU | ESD | | R/W | W | W | R | R | R/W | R/W | R/W | R/W | | POR | 1 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | Bit 7 **PS2\_CKO**: Output for driving UDP/GPIO1 pin, when work under GPIO mode function. Default value is "1". Bit 6 PS2\_DAO: Output for driving UDN/GPIO0 pin, when work under GPIO mode function. Default value is "1". Bit 5 **PS2\_CKI**: UDP/GPIO1 input. Bit 4 **PS2\_DAI**: UDN/GPIO0 input. Bit 3 SE1: This bit is used to indicate the SIE has detected a SE1 noise in the USB bus. This bit is set by SIE and clear by F/W. Bit 2 SE0: This bit is used to indicate the SIE has detected a SE0 noise in the USB bus. This bit is set by SIE and clear by F/W. Bit 1 **PU**: Bit1=1, UDP, and UDN have a 600kΩ pull-high Bit1=0, no pull-high (default on MCU reset) Bit 0 **ESD**: This bit will set to "1" when there is ESD issue. This bit is set by SIE and cleared by F/W. #### • UINT Register - HT68FB540 | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------|---|---|---|---|-------|-------|-------|-------| | Name | _ | _ | _ | _ | EP3EN | EP2EN | EP1EN | EP0EN | | R/W | _ | _ | _ | _ | R/W | R/W | R/W | R/W | | POR | _ | _ | _ | _ | 0 | 0 | 0 | 0 | Bit 7~4: "—": Unimplemented, read as "0" Bit 3 **EP3EN**: USB endpoint3 interrupt control bit. 0: Disable 1: Enable Bit 2 **EP2EN**: USB endpoint2 interrupt control bit. 0: Disable1: Enable Bit 1 **EP1EN**: USB endpoint1 interrupt control bit. 0: Disable 1: Enable Bit 0 **EP0EN**: USB endpoint0 interrupt control bit. 0: Disable 1: Enable ## • UINT Register - HT68FB550 | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------|---|---|-------|-------|-------|-------|-------|-------| | Name | _ | _ | EP5EN | EP4EN | EP3EN | EP2EN | EP1EN | EP0EN | | R/W | _ | _ | R/W | R/W | R/W | R/W | R/W | R/W | | POR | _ | | 0 | 0 | 0 | 0 | 0 | 0 | Bit $7 \sim 6$ : "—": Unimplemented, read as "0" Bit 5 **EP5EN**: USB endpoint5 interrupt control bit. 0: Disable 1: Enable Bit 4 **EP4EN**: USB endpoint4 interrupt control bit. 0: Disable 1: Enable Bit 3 **EP3EN**: USB endpoint3 interrupt control bit. 0: Disable 1: Enable Bit 2 **EP2EN**: USB endpoint2 interrupt control bit. 0: Disable 1: Enable Bit 1 **EP1EN**: USB endpoint1 interrupt control bit. 0: Disable 1: Enable Bit 0 **EP0EN**: USB endpoint0 interrupt control bit. 0: Disable 1: Enable #### • UINT Register - HT68FB560 | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------|-------|-------|-------|-------|-------|-------|-------|-------| | Name | EP7EN | EP6EN | EP5EN | EP4EN | EP3EN | EP2EN | EP1EN | EP0EN | | R/W | POR | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | Bit 7 **EP7EN**: USB endpoint7 interrupt control bit. 0: Disable 1: Enable Bit 6 **EP6EN**: USB endpoint6 interrupt control bit. 0: Disable1: Enable Bit 5 **EP5EN**: USB endpoint5 interrupt control bit. 0: Disable 1: Enable Bit 4 **EP4EN**: USB endpoint4 interrupt control bit. 0: Disable 1: Enable Bit 3 **EP3EN**: USB endpoint3 interrupt control bit. 0: Disable1: Enable Bit 2 **EP2EN**: USB endpoint2 interrupt control bit. 0: Disable 1: Enable Bit 1 **EP1EN**: USB endpoint1 interrupt control bit. 0: Disable 1: Enable Bit 0 **EP0EN**: USB endpoint0 interrupt control bit. 0: Disable 1: Enable Rev. 2.00 156 May 16, 2023 #### USC Register | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------|-----|--------|-----|--------|--------|------|------|------| | Name | URD | SELPS2 | PLL | SELUSB | RESUME | URST | RMWK | SUSP | | R/W | R/W | R/W | R/W | R/W | R | R/W | R/W | R | | POR | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | Bit 7 URD: USB reset signal control function definition 0: USB reset signal cannot MCU1: USB reset signal will reset MCU Bit 6 SELPS2: PS2 mode select bit 0: Not PS2 mode 1: PS2 mode When the SELPS2 bit is set high, the PS2 function is selected and the pin-shared pins, UDN/GPIO0 and UDP/ GPIO1, will become the GPIO0 and GPIO1 general purpose I/O functions which can be used to be the DATA and CLK pins for the PS2. Bit 5 PLL: PLL control bit 0: Turn-on PLL 1: Turn-off PLL Bit 4 SELUSB: USB mode and V33O on/off select bit 0: Not USB mode, turn-off V33O 1: USB mode, turn-on V33O When the SELUSB bit is set high, the USB and V33O functions is selected and the pin-shared pins, UDN/GPIO0 and UDP/GPIO1, will become the UDN and UDP pins for the USB. | SELUSB | SELPS2 | USB and PS2 mode description | |--------|--------|------------------------------------------------------------------------------------------------------------------------------------| | 0 | 0 | 1.No mode supported 2.V33O pin not output and it will floating 3.UDN/GPIO0 and UDP/GPIO1 pins cann't output | | 0 | 1 | 1.PS2 mode 2.V33O pin output VDD 3.UDN/GPIO0 and UDP/GPIO1 pins will become the GPIO0 and GPIO1 pins, which can output by firmware | | 1 | х | 1.USB mode 2.V33O output 3.3V 3.UDN/GPIO0 and UDP/GPIO1 pins will become the UDN and UDP pins | x: don't care Bit 3 **RESUME**: USB resume indication bit 0: SUSP bit goes to "0"1: leave the suspend mode When the USB leaves the suspend mode, this bit is set to "1" (set by SIE). When the RESUME is set by SIE, an interrupt will be generated to wake-up the MCU. In order to detect the suspend state, the MCU should set USBCKEN and clear SUSP2 (in the UCC register) to enable the SIE detect function. RESUME will be cleared when the SUSP goes to "0". When the MCU is detecting the SUSP, the condition of RESUME (causes the MCU to wake-up) should be noted and taken into consideration. Bit 2 URST: USB reset indication bit 0: No USB reset 1: USB reset occurred This bit is set/cleared by the USB SIE. This bit is used to detect a USB reset event on the USB bus. When this bit is set to "1", this indicates that a USB reset has occurred and that a USB interrupt will be initialized. Bit 1 RMWK: USB remote wake-up command 0: No remote wake-up 1: Remote wake-up It is set by MCU to leave the USB host leaving the suspend mode. This bit is set to produce a high pulse width of $4\mu s$ to indicate that the USB host has left the suspend mode. Bit 0 SUSP: USB suspend indication 0: Not in the suspend mode1: Enter the suspend mode When this bit is set to 1 (set by SIE), it indicates that the USB bus has entered the suspend mode. The USB interrupt is also triggered when this bit changes from low to high. ### • USR Register - HT68FB540 | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------|---|---|---|---|------|------|------|------| | Name | _ | _ | _ | _ | EP3F | EP2F | EP1F | EP0F | | R/W | _ | _ | _ | _ | R/W | R/W | R/W | R/W | | POR | _ | _ | _ | _ | 0 | 0 | 0 | 0 | Bit 7~4: "—": Unimplemented, read as "0" Bit 3 **EP3F**: Endpoint 3 accessed detection 0: Not accessed 1: Accessed Bit 2 **EP2F**: Endpoint 2 accessed detection 0: Not accessed 1: Accessed Bit 1 **EP1F**: Endpoint 1 accessed detection 0: Not accessed 1: Accessed Bit 0 **EP0F**: Endpoint 0 accessed detection 0: Not accessed 1: Accessed #### USR Register – HT68FB550 | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------|---|---|------|------|------|------|------|------| | Name | _ | _ | EP5F | EP4F | EP3F | EP2F | EP1F | EP0F | | R/W | _ | _ | R/W | R/W | R/W | R/W | R/W | R/W | | POR | _ | _ | 0 | 0 | 0 | 0 | 0 | 0 | Bit 7~6: "—": Unimplemented, read as "0" Bit 5 **EP5F**: Endpoint 5 accessed detection 0: Not accessed 1: Accessed Bit 4 **EP4F**: Endpoint 4 accessed detection 0: Not accessed 1: Accessed Bit 3 **EP3F**: Endpoint 3 accessed detection 0: Not accessed 1: Accessed Bit 2 **EP2F**: Endpoint 2 accessed detection 0: Not accessed 1: Accessed Bit 1 **EP1F**: Endpoint 1 accessed detection 0: Not accessed 1: Accessed Bit 0 **EP0F**: Endpoint 0 accessed detection 0: Not accessed 1: Accessed ### • USR Register - HT68FB560 | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------|------|------|------|------|------|------|------|------| | Name | EP7F | EP6F | EP5F | EP4F | EP3F | EP2F | EP1F | EP0F | | R/W | POR | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | Bit 7 **EP7F**: Endpoint 7 accessed detection 0: Not accessed 1: Accessed Bit 6 **EP6F**: Endpoint 6 accessed detection 0: Not accessed 1: Accessed Bit 5 **EP5F**: Endpoint 5 accessed detection 0: Not accessed 1: Accessed Bit 4 **EP4F**: Endpoint 4 accessed detection 0: Not accessed 1: Accessed Bit 3 **EP3F**: Endpoint 3 accessed detection 0: Not accessed 1: Accessed Bit 2 **EP2F**: Endpoint 2 accessed detection 0: Not accessed 1: Accessed Bit 1 **EP1F**: Endpoint 1 accessed detection 0: Not accessed 1: Accessed Bit 0 **EP0F**: Endpoint 0 accessed detection 0: Not accessed 1: Accessed ## • UCC Register - HT68FB540 | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------|-------|--------|-----------|-------|---------|---|------|------| | Name | Rctrl | SYSCLK | Fsys16MHZ | SUSP2 | USBCKEN | _ | EPS1 | EPS0 | | R/W | R/W | R/W | R/W | R/W | R/W | _ | R/W | R/W | | POR | 0 | 0 | 0 | 0 | 0 | _ | 0 | 0 | Bit 7 Retrl: $7.5k\Omega$ resistor between UDP and Ubus control bit 0: no $7.5k\Omega$ resistor between UDP and Ubus 1: has $7.5k\Omega$ resistor between UDP and Ubus Bit 6 SYSCLK: Specify MCU oscillator frequency indication bit 0: 12MHz crystal oscillator or resonator, clear this bit to "0". 1: 6MHz crystal oscillator or resonator, set this bit to "1". Bit 5 Fsys16MHZ: MCU system clock source control bit 0: from OSC. $1: from \ PLL \ output \ 16 MHz$ Bit 4 SUSP2: Reduce power consumption in suspend mode control bit 0: In normal mode 1: In halt mode, set this bit to "1" for reducing power consumption USBCKEN: USB clock control bit Bit 3 > 0: Disable 1: Enable "—": Unimplemented, read as "0" Bit 2 Bit 1~0 EPS1, EPS0: Accessing endpoint FIFO selection 00: select endpoint 0 FIFO (control) 01: select endpoint 1 FIFO 10: select endpoint 2 FIFO 11: select endpoint 3 FIFO ### • UCC Register - HT68FB550 | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------|-------|--------|-----------|-------|---------|------|------|------| | Name | Rctrl | SYSCLK | Fsys16MHZ | SUSP2 | USBCKEN | EPS2 | EPS1 | EPS0 | | R/W | POR | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | Bit 7 Rctrl: $7.5k\Omega$ resistor between UDP and Ubus control bit > 0: no $7.5k\Omega$ resistor between UDP and Ubus 1: has $7.5k\Omega$ resistor between UDP and Ubus Bit 6 SYSCLK: Specify MCU oscillator frequency indication bit > 0: 12MHz crystal oscillator or resonator, clear this bit to "0". 1: 6MHz crystal oscillator or resonator, set this bit to "1". Bit 5 Fsys16MHZ: MCU system clock source control bit 0: From OSC 1: From PLL output 16MHz Bit 4 SUSP2: Reduce power consumption in suspend mode control bit 0: In normal mode 1: In halt mode, set this bit to "1" for reducing power consumption Bit 3 USBCKEN: USB clock control bit > 0: Disable 1: Enable Bit 2~0 EPS2, EPS1, EPS0: Accessing endpoint FIFO selection 000: Select endpoint 0 FIFO (control) 001: Select endpoint 1 FIFO 010: Select endpoint 2 FIFO 011: Select endpoint 3 FIFO 100: Select endpoint 4 FIFO 101~111: Select endpoint 5 FIFO #### • UCC Register - HT68FB560 | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------|-------|--------|-----------|-------|---------|------|------|------| | Name | Rctrl | SYSCLK | Fsys16MHZ | SUSP2 | USBCKEN | EPS2 | EPS1 | EPS0 | | R/W | POR | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | Bit 7 Rctrl: $7.5k\Omega$ resistor between UDP and Ubus control bit > 0: No $7.5k\Omega$ resistor between UDP and Ubus 1: Has $7.5k\Omega$ resistor between UDP and Ubus Bit 6 SYSCLK: Specify MCU oscillator frequency indication bit > 0: 12MHz crystal oscillator or resonator, clear this bit to "0". 1: 6MHz crystal oscillator or resonator, set this bit to "1". Bit 5 Fsys16MHZ: MCU system clock source control bit 0: From OSC. 1: From PLL output 16MHz. Bit 4 SUSP2: Reduce power consumption in suspend mode control bit 0: In normal mode 1: In halt mode, set this bit to "1" for reducing power consumption Bit 3 USBCKEN: USB clock control bit 0: Disable 1: Enable Bit 2~0 EPS2, EPS1, EPS0: Accessing endpoint FIFO selection 000: Select endpoint 0 FIFO (control) 001: Select endpoint 1 FIFO 010: Select endpoint 2 FIFO 011: Select endpoint 3 FIFO 100: Select endpoint 4 FIFO 101: Select endpoint 5 FIFO 110: Select endpoint 6 FIFO 111: Select endpoint 7 FIFO #### AWR Register | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------|-----|-----|-----|-----|-----|-----|-----|------| | Name | AD6 | AD5 | AD4 | AD3 | AD2 | AD1 | AD0 | WKEN | | R/W | POR | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | Bit 7~1 **AD6~AD0**: USB device address Bit 0 WKEN: USB remote-wake-up control bit 0: Disable 1: Enable The AWR register contains the current address and a remote wake up function control bit. The initial value of AWR is "00H". The address value extracted from the USB command has not to be loaded into this register until the SETUP stage has finished. ## • STLO Register – HT68FB540 | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------|---|---|---|---|-------|-------|-------|-------| | Name | _ | _ | _ | | STLO3 | STLO2 | STLO1 | STLO0 | | R/W | _ | _ | _ | _ | R/W | R/W | R/W | R/W | | POR | _ | _ | _ | _ | 0 | 0 | 0 | 0 | Bit 7~4 "—": Unimplemented, read as "0" Bit 3~0 STLO3~STLO0: FIFO OUT stall endpoints indication bits 0: Not stall 1: Stall The STLO register shows if the corresponding endpoint has worked properly or not. As soon as endpoint improper operation occurs, the related bit in the STLO register has to be set high. The STLO register bits will be cleared by a USB reset signal and a setup token event. #### • STLO Register - HT68FB550 | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------|---|---|-------|-------|-------|-------|-------|-------| | Name | _ | _ | STLO5 | STLO4 | STLO3 | STLO2 | STLO1 | STLO0 | | R/W | _ | _ | R/W | R/W | R/W | R/W | R/W | R/W | | POR | _ | _ | 0 | 0 | 0 | 0 | 0 | 0 | Bit 7~6 "—": Unimplemented, read as "0" Bit 5~0 STLO5~STLO0: FIFO OUT stall endpoints indication bits 0: Not stall 1: Stall The STLO register shows if the corresponding endpoint has worked properly or not. As soon as endpoint improper operation occurs, the related bit in the STLO register has to be set high. The STLO register bits will be cleared by a USB reset signal and a setup token event. #### • STLO Register - HT68FB560 | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------|-------|-------|-------|-------|-------|-------|-------|-------| | Name | STLO7 | STLO6 | STLO5 | STLO4 | STLO3 | STLO2 | STLO1 | STLO0 | | R/W | POR | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | Bit 7~0 **STLO7~STLO0**: FIFO OUT stall endpoints indication bits 0: Not stall 1: Stall The STLO register shows if the corresponding endpoint has worked properly or not. As soon as endpoint improper operation occurs, the related bit in the STLO register has to be set high. The STLO register bits will be cleared by a USB reset signal and a setup token event. #### STLI Register – HT68FB540 | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------|---|---|---|---|-------|-------|-------|-------| | Name | _ | _ | _ | _ | STLI3 | STLI2 | STLI1 | STLI0 | | R/W | _ | _ | _ | _ | R/W | R/W | R/W | R/W | | POR | _ | _ | _ | _ | 0 | 0 | 0 | 0 | Bit 7~4: "—": Unimplemented, read as "0" Bit 3~0 STLI3~STLI0: FIFO IN stall endpoints indication bits 0: Not stall 1: Stall The STLI register shows if the corresponding endpoint has worked properly or not. As soon as endpoint improper operation occurs, the related bit in the STLI register has to be set high. The STLI register bits will be cleared by a USB reset signal and a setup token event. ### • STLI Register - HT68FB550 | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------|---|---|-------|-------|-------|-------|-------|-------| | Name | _ | _ | STLI5 | STLI4 | STLI3 | STLI2 | STLI1 | STLI0 | | R/W | _ | _ | R/W | R/W | R/W | R/W | R/W | R/W | | POR | _ | _ | 0 | 0 | 0 | 0 | 0 | 0 | Bit 7~6: "—": Unimplemented, read as "0" Rev. 2.00 162 May 16, 2023 #### Bit 5~0 STLI5~STLI0: FIFO IN stall endpoints indication bits 0: Not stall 1: Stall The STLI register shows if the corresponding endpoint has worked properly or not. As soon as endpoint improper operation occurs, the related bit in the STLI register has to be set high. The STLI register bits will be cleared by a USB reset signal and a setup token event. #### STLI Register – HT68FB560 | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------|-------|-------|-------|-------|-------|-------|-------|-------| | Name | STLI7 | STLI6 | STLI5 | STLI4 | STLI3 | STLI2 | STLI1 | STLI0 | | R/W | POR | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | #### Bit $7 \sim 0$ STLI7 ~ STLI0: FIFO IN stall endpoints indication bits 0: Not stall 1: Stall The STLI register shows if the corresponding endpoint has worked properly or not. As soon as endpoint improper operation occurs, the related bit in the STLI register has to be set high. The STLI register bits will be cleared by a USB reset signal and a setup token event. #### SIES Register | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------|-----|------|---|-----|----|-----|-----|------| | Name | NMI | CRCF | _ | NAK | IN | OUT | ERR | ASET | | R/W | R/W | R/W | _ | R | R | R/W | R/W | R/W | | POR | 0 | 0 | _ | 0 | 0 | 0 | 0 | 0 | #### Bit 7 NMI: NAK token interrupt mask flag 0: Interrupt enable 1: Interrupt disable If this bit set, when the device sent a NAK token to the host, an interrupt will be disabled. Otherwise if this bit is cleared, when the device sends a NAK token to the host, it will enter the interrupt sub-routine. This bit is used for all endpoint. ## Bit 6 CRCF: CRC error detection flag 0: No error 1: Error This bit will be set to "1" when there are the following three conditions happened: CRC error, PID error, Bit stuffing error. This bit is set by SIE and cleared by F/W. #### Bit 5 "—": Unimplemented, read as "0" ## Bit 4 NAK: ACK error detection flag 0: No error 1: Error This bit will set to "1" once SIE discover there are some error condition so the SIE is not response (NAK or ACK or DATA) for the USB token. This bit is set by SIE and cleared by F/W. #### Bit 3 IN: Current USB receiving signal indicator 0: Low 1: High This bit is used to indicate the current USB receiving signal from PC host is IN token. #### Bit 2 **OUT**: USB OUT token indicator 0: Low 1: High This bit is used to indicate the OUT token (except the OUT zero length token) has been received. The firmware clears this bit after the OUT data has been read. Also, this bit will be cleared by SIE after the next valid SETUP token is received. Bit 1 **ERR**: FIFO accessed error indicator 0: No error 1: Error This bit is used to indicate that some errors have occurred when the FIFO is accessed. This bit is set by SIE and should be cleared by firmware. This bit is used for all endpoint. Bit 0 **ASET**: device address updated method control bit 0: Update address after an written address to the AWR register 1: Update address after PC host read out data This bit is used to configure the SIE to automatically change the device address by the value stored in the AWR register. When this bit is set to "1" by firmware, the SIE will update the device address by the value stored in the AWR register after the PC host has successfully read the data from he device by an IN operation. Otherwise, when this bit is cleared to "0", the SIE will update the device address immediately after an address is written to the AWR register. So, in order to work properly, the firmware has to clear this bit after a next valid SETUP token is received. #### • MISC Register - HT68FB540 | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------|------|-------|--------|---|-------|-------|-----|---------| | Name | LEN0 | READY | SETCMD | _ | E3IDF | CLEAR | TX | REQUEST | | R/W | R | R | R/W | _ | R/W | R/W | R/W | R/W | | POR | 0 | 0 | 0 | _ | 0 | 0 | 0 | 0 | Bit 7 LEN0: 0-sized packet indication flag 0: Not 0-sized packet 1: 0-sized packet This bit is used to show that the host sent a 0-sized packet to the MCU. This bit must be cleared by a read action to the corresponding FIFO. Bit 6 **READY**: Desired FIFO ready indication flag 0: Not ready 1: Ready Bit 5 SETCMD: Setup command indication flag 0: Not setup command 1: Setup command This bit is used to show that the data in the FIFO is a setup command. This bit is set by Hardware and cleared by Firmware. Bit 4 "—": Unimplemented, read as "0" Bit 3 **E3IDF**: endpoint 3 input FIFO selection 0: Single buffer 1: Double buffer Bit 2 CLEAR: Clear FIFO function control bit 0: Disable 1: Enable MCU requests to clear the FIFO, even if the FIFO is not ready. After clearing the FIFO, the USB interface will send force\_tx\_err to tell the Host that data under-run if the Host wants to read data. Bit 1 TX: Data writing to FIFO status indication flag 0: Data writing finished 1: Data writing to FIFO To represent the direction and transition end MCU access. When set to logic 1, the MCU desires to write data to the FIFO. After finishing, this bit must be set to logic 0 before terminating request to represent transition end. For an MCU read operation, this bit must be set to logic 0 and set to logic 1 after finishing. Bit 0 REQUEST: Desired FIFO request status indication flag 0: No request 1: Request After setting the status of the desired one, FIFO can be requested by setting this bit high. After finishing, this bit must be set low. #### • MISC Register - HT68FB550/HT68FB560 | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------|------|-------|--------|-------|-------|-------|-----|---------| | Name | LEN0 | READY | SETCMD | E4ODF | E3IDF | CLEAR | TX | REQUEST | | R/W | R | R | R/W | R/W | R/W | R/W | R/W | R/W | | POR | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | Bit 7 LEN0: 0-sized packet indication flag 0: Not 0-sized packet 1: 0-sized packet This bit is used to show that the host sent a 0-sized packet to the MCU. This bit must be cleared by a read action to the corresponding FIFO. Bit 6 READY: Desired FIFO ready indication flag 0: Not ready 1: Ready Bit 5 SETCMD: Setup command indication flag 0: Not setup command 1: Setup command This bit is used to show that the data in the FIFO is a setup command. This bit is set by Hardware and cleared by Firmware. Bit 4 **E4ODF**: Endpoint 4 output FIFO selection 0: Single buffer 1: Double buffer Bit 3 **E3IDF**: Endpoint 3 input FIFO selection 0: Single buffer 1: Double buffer Bit 2 CLEAR: Clear FIFO function control bit 0: Disable 1: Enable MCU requests to clear the FIFO, even if the FIFO is not ready. After clearing the FIFO, the USB interface will send force\_tx\_err to tell the Host that data under-run if the Host wants to read data. Bit 1 TX: Data writing to FIFO status indication flag 0: Data writing finished 1: Data writing to FIFO To represent the direction and transition end MCU access. When set to logic 1, the MCU desires to write data to the FIFO. After finishing, this bit must be set to logic 0 before terminating request to represent transition end. For an MCU read operation, this bit must be set to logic 0 and set to logic 1 after finishing. Bit 0 REQUEST: Desired FIFO request status indication flag 0: No request 1: Request After setting the status of the desired one, FIFO can be requested by setting this bit high. After finishing, this bit must be set low. ## • UFOEN Register - HT68FB540 | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------|---|---|---|---|-------|-------|-------|--------| | Name | _ | _ | _ | _ | SETO3 | SETO2 | SETO1 | DATATG | | R/W | _ | _ | _ | _ | R/W | R/W | R/W | R/W | | POR | _ | _ | _ | _ | 0 | 0 | 0 | 0 | Bit 7~4 "—": Unimplemented, read as "0" Bit 3 SETO3: EP3 output FIFO control bit 0: Disable 1: Enable Bit 2 **SETO2**: EP2 output FIFO control bit 0: Disable 1: Enable Bit 1 SETO1: EP1 output FIFO control bit 0: Disable 1: Enable Bit 0 **DATATG**: DATA token toggle bit 0: Low 1: High #### • UFOEN Register - HT68FB550 | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------|---|---|-------|-------|-------|-------|-------|--------| | Name | _ | _ | SETO5 | SETO4 | SETO3 | SETO2 | SETO1 | DATATG | | R/W | _ | _ | R/W | R/W | R/W | R/W | R/W | R/W | | POR | _ | _ | 0 | 0 | 0 | 0 | 0 | 0 | Bit $7 \sim 6$ "—": Unimplemented, read as "0" Bit 5 SETO5: EP5 output FIFO control bit 0: Disable 1: Enable Bit 4 SETO4: EP4 output FIFO control bit 0: Disable 1: Enable Bit 3 SETO3: EP3 output FIFO control bit 0: Disable 1: Enable Bit 2 **SETO2**: EP2 output FIFO control bit 0: Disable 1: Enable Bit 1 **SETO1**: EP1 output FIFO control bit 0: Disable 1: Enable Bit 0 **DATATG**: DATA token toggle bit 0: Low 1: High #### • UFOEN Register - HT68FB560 | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------|-------|-------|-------|-------|-------|-------|-------|--------| | Name | SETO7 | SETO6 | SETO5 | SETO4 | SETO3 | SETO2 | SETO1 | DATATG | | R/W | POR | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | Bit 7 SETO7: EP7 output FIFO control bit 0: Disable 1: Enable Bit 6 SETO6: EP6 output FIFO control bit 0: Disable 1: Enable Bit 5 SETO5: EP5 output FIFO control bit 0: Disable 1: Enable Bit 4 SETO4: EP4 output FIFO control bit 0: Disable 1: Enable Bit 3 SETO3: EP3 output FIFO control bit 0: Disable 1: Enable Bit 2 SETO2: EP2 output FIFO control bit 0: Disable 1: Enable Bit 1 SETO1: EP1 output FIFO control bit 0: Disable 1: Enable Bit 0 **DATATG**: DATA token toggle bit 0: Low 1: High ### • UFIEN Register - HT68FB540 | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------|---|---|---|---|-------|-------|-------|----------| | Name | _ | _ | _ | _ | SETI3 | SETI2 | SETI1 | FIFO_def | | R/W | _ | _ | _ | _ | R/W | R/W | R/W | R/W | | POR | _ | _ | _ | _ | 0 | 0 | 0 | 0 | Bit 7~4 "—": Unimplemented, read as "0" Bit 3 SETI3: EP3 input FIFO control bit 0: Disable 1: Enable Bit 2 **SETI2**: EP2 input FIFO control bit 0: Disable 1: Enable Bit 1 SETI1: EP1 input FIFO control bit 0: Disable 1: Enable Bit 0 FIFO\_def: FIFO configuration redefined control bit 0: Disable 1: Enable If this bit is set to "1", the SIE should redefine the FIFO configuration. This bit will be automatically cleared by SIE. #### • UFIEN Register - HT68FB550 | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------|---|---|-------|-------|-------|-------|-------|----------| | Name | _ | _ | SETI5 | SETI4 | SETI3 | SETI2 | SETI1 | FIFO_def | | R/W | _ | _ | R/W | R/W | R/W | R/W | R/W | R/W | | POR | _ | _ | 0 | 0 | 0 | 0 | 0 | 0 | Bit 7~6 "—": Unimplemented, read as "0" Bit 5 SETI5: EP5 input FIFO control bit 0: Disable 1: Enable Bit 4 SETI4: EP4 input FIFO control bit 0: Disable 1: Enable Bit 3 SETI3: EP3 input FIFO control bit 0: Disable 1: Enable Bit 2 SETI2: EP2 input FIFO control bit 0: Disable 1: Enable Bit 1 SETI1: EP1 input FIFO control bit 0: Disable 1: Enable Bit 0 FIFO\_def: FIFO configuration redefined control bit 0: Disable 1: Enable If this bit is set to "1", the SIE should redefine the FIFO configuration. This bit will be automatically cleared by SIE. ## • UFIEN Register - HT68FB560 | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------|-------|-------|-------|-------|-------|-------|-------|----------| | Name | SETI7 | SETI6 | SETI5 | SETI4 | SETI3 | SETI2 | SETI1 | FIFO_def | | R/W | POR | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | Bit 7 **SETI7**: EP7 input FIFO control bit 0: Disable 1: Enable Bit 6 **SETI6**: EP6 input FIFO control bit 0: Disable 1: Enable Bit 5 SETI5: EP5 input FIFO control bit 0: Disable 1: Enable Bit 4 SETI4: EP4 input FIFO control bit 0: Disable 1: Enable Bit 3 **SETI3**: EP3 input FIFO control bit 0: Disable 1: Enable Bit 2 **SETI2**: EP2 input FIFO control bit 0: Disable 1: Enable Rev. 2.00 168 May 16, 2023 Bit 1 SETI1: EP1 input FIFO control bit 0: Disable 1: Enable Bit 0 FIFO\_def: FIFO configuration redefined control bit 0: Disable 1: Enable If this bit is set to "1", the SIE should redefine the FIFO configuration. This bit will be automatically cleared by SIE. #### • UFC0 Register | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------|-------|-------|-------|-------|-------|-------|---|---| | Name | E3FS1 | E3FS0 | E2FS1 | E2FS0 | E1FS1 | E1FS0 | _ | _ | | R/W _ | _ | | POR | 0 | 0 | 0 | 0 | 0 | 0 | _ | _ | Bit 7~6 E3FS1, E3SF0: Endpoint 3 FIFO size selection 00: 8-byte 01: 16-byte 10: 32-byte 11: 64-byte Bit 5~4 **E2FS1**, **E2SF0**: Endpoint 2 FIFO size selection 00: 8-byte 01: 16-byte 10: 32-byte 11: 64-byte Bit 3~2 **E1FS1**, **E1SF0**: Endpoint 1 FIFO size selection 00: 8-byte 01: 16-byte 10: 32-byte 11: 64-byte Bit 1~0: "—": Unimplemented, read as "0" ### • UFC1 Register - HT68FB550 | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------|---|---|---|---|-------|-------|-------|-------| | Name | _ | _ | _ | _ | E5FS1 | E5FS0 | E4FS1 | E4FS0 | | R/W | _ | _ | _ | _ | R/W | R/W | R/W | R/W | | POR | _ | _ | _ | _ | 0 | 0 | 0 | 0 | Bit 7~4: "—": Unimplemented, read as "0" Bit 3~2 **E5FS1**, **E5SF0**: Endpoint 5 FIFO size selection 00: 8-byte 01: 16-byte 10: 32-byte 11: 64-byte Bit 1~0 **E4FS1**, **E4SF0**: Endpoint 4 FIFO size selection 00: 8-byte 01: 16-byte 10: 32-byte 11: 64-byte ### • UFC1 Register - HT68FB560 | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------|-------|-------|-------|-------|-------|-------|-------|-------| | Name | E7FS1 | E7FS0 | E6FS1 | E6FS0 | E5FS1 | E5FS0 | E4FS1 | E4FS0 | | R/W | POR | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | Bit 7~6 **E7FS1, E7SF0**: endpoint 7 FIFO size selection 00: 8-byte 01: 16-byte 10: 32-byte 11: 64-byte Bit 5~4 **E6FS1**, **E6SF0**: endpoint 6 FIFO size selection 00: 8-byte 01: 16-byte 10: 32-byte 11: 64-byte Bit 3~2 **E5FS1**, **E5SF0**: endpoint 5 FIFO size selection 00: 8-byte 01: 16-byte 10: 32-byte 11: 64-byte Bit 1~0 **E4FS1**, **E4SF0**: endpoint 4 FIFO size selection 00: 8-byte 01: 16-byte 10: 32-byte 11: 64-byte ### **USB Endpoint Accessing Registers** #### • HT68FB540 | Register | Bit | | | | | | | | | | |----------|-----|----|----|----|----|----|----|----|--|--| | Name | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | FIFO0 | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | | | | FIFO1 | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | | | | FIFO2 | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | | | | FIFO3 | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | | | #### • HT68FB550 | Register | Bit | | | | | | | | | |----------|-----|----|----|----|----|----|----|----|--| | Name | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | FIFO0 | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | | | FIFO1 | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | | | FIFO2 | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | | | FIFO3 | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | | | FIFO4 | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | | | FIFO5 | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | | Rev. 2.00 May 16, 2023 #### • HT68FB560 | Register | Bit | | | | | | | | | |----------|-----|----|----|----|----|----|----|----|--| | Name | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | FIFO0 | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | | | FIFO1 | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | | | FIFO2 | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | | | FIFO3 | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | | | FIFO4 | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | | | FIFO5 | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | | | FIFO6 | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | | | FIFO7 | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | | # **Configuration Options** Configuration options refer to certain options within the MCU that are programmed into the device during the programming process. During the development process, these options are selected using the HT-IDE software development tools. As these options are programmed into the device using the hardware programming tools, once they are selected they cannot be changed later using the application program. All options must be defined for proper system function, the details of which are shown in the table. | No. | Options | | | | | | |---------------|-----------------------------------------------------------------------------------|--|--|--|--|--| | Oscillator Op | Oscillator Options | | | | | | | 1 | High Speed System Oscillator Selection - f <sub>H:</sub> 1. HIRC (Default) 2. HXT | | | | | | | Crystal Mode | Frequency Option | | | | | | | 2 | Clock Mode frequency: 1. 12MHz 2. 6MHz | | | | | | | I/O or VDDIO | I/O or VDDIO Option | | | | | | | 3 | I/O or VDDIO pin control bit: 1. VDDIO (Default) 2. I/O (PE0) | | | | | | Rev. 2.00 171 May 16, 2023 # **Application Circuits** #### Instruction Set #### Introduction Central to the successful operation of any microcontroller is its instruction set, which is a set of program instruction codes that directs the microcontroller to perform certain operations. In the case of Holtek microcontrollers, a comprehensive and flexible set of over 60 instructions is provided to enable programmers to implement their application with the minimum of programming overheads. For easier understanding of the various instruction codes, they have been subdivided into several functional groupings. #### **Instruction Timing** Most instructions are implemented within one instruction cycle. The exceptions to this are branch, call, or table read instructions where two instruction cycles are required. One instruction cycle is equal to 4 system clock cycles, therefore in the case of an 8MHz system oscillator, most instructions would be implemented within 0.5µs and branch or call instructions would be implemented within 1µs. Although instructions which require one more cycle to implement are generally limited to the JMP, CALL, RET, RETI and table read instructions, it is important to realize that any other instructions which involve manipulation of the Program Counter Low register or PCL will also take one more cycle to implement. As instructions which change the contents of the PCL will imply a direct jump to that new address, one more cycle will be required. Examples of such instructions would be "CLR PCL" or "MOV PCL, A". For the case of skip instructions, it must be noted that if the result of the comparison involves a skip operation then this will also take one more cycle, if no skip is involved then only one cycle is required. #### Moving and Transferring Data The transfer of data within the microcontroller program is one of the most frequently used operations. Making use of three kinds of MOV instructions, data can be transferred from registers to the Accumulator and vice-versa as well as being able to move specific immediate data directly into the Accumulator. One of the most important data transfer applications is to receive data from the input ports and transfer data to the output ports. ### **Arithmetic Operations** The ability to perform certain arithmetic operations and data manipulation is a necessary feature of most microcontroller applications. Within the Holtek microcontroller instruction set are a range of add and subtract instruction mnemonics to enable the necessary arithmetic to be carried out. Care must be taken to ensure correct handling of carry and borrow data when results exceed 255 for addition and less than 0 for subtraction. The increment and decrement instructions INC, INCA, DEC and DECA provide a simple means of increasing or decreasing by a value of one of the values in the destination specified. Rev. 2.00 173 May 16, 2023 ## **Logical and Rotate Operations** The standard logical operations such as AND, OR, XOR and CPL all have their own instruction within the Holtek microcontroller instruction set. As with the case of most instructions involving data manipulation, data must pass through the Accumulator which may involve additional programming steps. In all logical data operations, the zero flag may be set if the result of the operation is zero. Another form of logical data manipulation comes from the rotate instructions such as RR, RL, RRC and RLC which provide a simple means of rotating one bit right or left. Different rotate instructions exist depending on program requirements. Rotate instructions are useful for serial port programming applications where data can be rotated from an internal register into the Carry bit from where it can be examined and the necessary serial bit set high or low. Another application where rotate data operations are used is to implement multiplication and division calculations. #### **Branches and Control Transfer** Program branching takes the form of either jumps to specified locations using the JMP instruction or to a subroutine using the CALL instruction. They differ in the sense that in the case of a subroutine call, the program must return to the instruction immediately when the subroutine has been carried out. This is done by placing a return instruction RET in the subroutine which will cause the program to jump back to the address right after the CALL instruction. In the case of a JMP instruction, the program simply jumps to the desired location. There is no requirement to jump back to the original jumping off point as in the case of the CALL instruction. One special and extremely useful set of branch instructions are the conditional branches. Here a decision is first made regarding the condition of a certain data memory or individual bits. Depending upon the conditions, the program will continue with the next instruction or skip over it and jump to the following instruction. These instructions are the key to decision making and branching within the program perhaps determined by the condition of certain input switches or by the condition of internal data bits. #### **Bit Operations** The ability to provide single bit operations on Data Memory is an extremely flexible feature of all Holtek microcontrollers. This feature is especially useful for output port bit programming where individual bits or port pins can be directly set high or low using either the "SET [m].i" or "CLR [m].i" instructions respectively. The feature removes the need for programmers to first read the 8-bit output port, manipulate the input data to ensure that other bits are not changed and then output the port with the correct new data. This read-modify-write process is taken care of automatically when these bit operation instructions are used. #### **Table Read Operations** Data storage is normally implemented by using registers. However, when working with large amounts of fixed data, the volume involved often makes it inconvenient to store the fixed data in the Data Memory. To overcome this problem, Holtek microcontrollers allow an area of Program Memory to be setup as a table where data can be directly stored. A set of easy to use instructions provides the means by which this fixed data can be referenced and retrieved from the Program Memory. ## **Other Operations** In addition to the above functional instructions, a range of other instructions also exist such as the "HALT" instruction for Power-down operations and instructions to control the operation of the Watchdog Timer for reliable program operations under extreme electric or electromagnetic environments. For their relevant operations, refer to the functional related sections. Rev. 2.00 174 May 16, 2023 # **Instruction Set Summary** The following table depicts a summary of the instruction set categorised according to function and can be consulted as a basic instruction reference using the following listed conventions. Table conventions: x: Bits immediate data m: Data Memory address A: Accumulator i: 0~7 number of bits addr: Program memory address | Mnemonic | Description | Cycles | Flag Affected | | | | | |-------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--| | Arithmetic | • | | | | | | | | ADD A,[m]<br>ADDM A,[m]<br>ADD A,x<br>ADC A,[m]<br>ADCM A,[m]<br>SUB A,x<br>SUB A,[m]<br>SUBM A,[m]<br>SBC A,[m]<br>SBC A,[m] | Add Data Memory to ACC Add ACC to Data Memory Add immediate data to ACC Add Data Memory to ACC with Carry Add ACC to Data memory with Carry Add ACC to Data memory with Carry Subtract immediate data from the ACC Subtract Data Memory from ACC Subtract Data Memory from ACC with result in Data Memory Subtract Data Memory from ACC with Carry Subtract Data Memory from ACC with Carry Decimal adjust ACC for Addition with result in Data Memory | 1<br>1Note<br>1<br>1<br>1Note<br>1<br>1Note<br>1Note<br>1Note | Z, C, AC, OV<br>Z, OV | | | | | | Logic Operation | | | | | | | | | AND A,[m] OR A,[m] XOR A,[m] ANDM A,[m] ORM A,[m] XORM A,[m] AND A,x OR A,x XOR A,x CPL [m] CPLA [m] | Logical AND Data Memory to ACC Logical OR Data Memory to ACC Logical XOR Data Memory to ACC Logical AND ACC to Data Memory Logical OR ACC to Data Memory Logical XOR ACC to Data Memory Logical AND immediate Data to ACC Logical OR immediate Data to ACC Logical XOR immediate Data to ACC Complement Data Memory Complement Data Memory with result in ACC | 1<br>1<br>1<br>1<br>1Note<br>1Note<br>1 Note<br>1<br>1<br>1<br>1Note | Z<br>Z<br>Z<br>Z<br>Z<br>Z<br>Z<br>Z<br>Z<br>Z | | | | | | Increment & D | ecrement | | | | | | | | INCA [m]<br>INC [m]<br>DECA [m]<br>DEC [m] | Increment Data Memory with result in ACC Increment Data Memory Decrement Data Memory with result in ACC Decrement Data Memory | 1<br>1Note<br>1<br>1Note | Z<br>Z<br>Z<br>Z | | | | | | Rotate | | | | | | | | | RRA [m]<br>RR [m]<br>RRCA [m]<br>RRC [m]<br>RLA [m]<br>RL [m]<br>RLCA [m]<br>RLC [m] | Rotate Data Memory right with result in ACC Rotate Data Memory right Rotate Data Memory right through Carry with result in ACC Rotate Data Memory right through Carry Rotate Data Memory left with result in ACC Rotate Data Memory left Rotate Data Memory left through Carry with result in ACC Rotate Data Memory left through Carry with result in ACC Rotate Data Memory left through Carry | 1<br>1 Note<br>1<br>1 Note<br>1 Note<br>1 Note<br>1 Note | None<br>None<br>C<br>C<br>None<br>None<br>C<br>C | | | | | | Data Move | Data Move | | | | | | | | MOV A,[m]<br>MOV [m],A<br>MOV A,x | Move Data Memory to ACC Move ACC to Data Memory Move immediate data to ACC | 1<br>1 <sup>Note</sup><br>1 | None<br>None<br>None | | | | | | Bit Operation | [OL 17 6] A | 4 Nieto | | | | | | | CLR [m].i<br>SET [m].i | Clear bit of Data Memory Set bit of Data Memory | 1 Note<br>1 Note | None<br>None | | | | | | Mnemonic | Description | Cycles | Flag Affected | |---------------|----------------------------------------------------------|-------------------|---------------| | Branch | | | | | JMP addr | Jump unconditionally | 2 | None | | SZ [m] | Skip if Data Memory is zero | 1 Note | None | | SZA [m] | Skip if Data Memory is zero with data movement to ACC | 1 note | None | | SZ [m].i | Skip if bit i of Data Memory is zero | 1 Note | None | | SNZ [m].i | Skip if bit i of Data Memory is not zero | 1 Note | None | | SIZ [m] | Skip if increment Data Memory is zero | 1 Note | None | | SDZ [m] | Skip if decrement Data Memory is zero | 1 Note | None | | SIZA [m] | Skip if increment Data Memory is zero with result in ACC | 1 Note | None | | SDZA [m] | Skip if decrement Data Memory is zero with result in ACC | 1 Note | None | | CALL addr | Subroutine call | 2 | None | | RET | Return from subroutine | 2 | None | | RET A,x | Return from subroutine and load immediate data to ACC | 2 | None | | RETI | Return from interrupt | 2 | None | | Table Read | | | | | TABRD [m] | Read table (current page) to TBLH and Data Memory | 2 <sup>Note</sup> | None | | Miscellaneous | | | | | NOP | No operation | 1 | None | | CLR [m] | Clear Data Memory | 1 Note | None | | SET [m] | Set Data Memory | 1 Note | None | | CLR WDT | Clear Watchdog Timer | 1 | TO, PDF | | CLR WDT1 | Pre-clear Watchdog Timer | 1 | TO, PDF | | CLR WDT2 | Pre-clear Watchdog Timer | 1 | TO, PDF | | SWAP [m] | Swap nibbles of Data Memory | 1 Note | None | | SWAPA [m] | Swap nibbles of Data Memory with result in ACC | 1 | None | | HALT | Enter power down mode | 1 | TO, PDF | Note: 1. For skip instructions, if the result of the comparison involves a skip then two cycles are required, if no skip takes place only one cycle is required. - 2. Any instruction which changes the contents of the PCL will also require 2 cycles for execution. - 3. For the "CLR WDT1" and "CLR WDT2" instructions the TO and PDF flags may be affected by the execution status. The TO and PDF flags are cleared after both "CLR WDT1" and "CLR WDT2" instructions are consecutively executed. Otherwise the TO and PDF flags remain unchanged. Rev. 2.00 May 16, 2023 ## **Instruction Definition** ADC A,[m] Add Data Memory to ACC with Carry Description The contents of the specified Data Memory, Accumulator and the carry flag are added. The result is stored in the Accumulator. Operation $ACC \leftarrow ACC + [m] + C$ Affected flag(s) OV, Z, AC, C ADCM A,[m] Add ACC to Data Memory with Carry Description The contents of the specified Data Memory, Accumulator and the carry flag are added. The result is stored in the specified Data Memory. Operation $[m] \leftarrow ACC + [m] + C$ Affected flag(s) OV, Z, AC, C ADD A,[m] Add Data Memory to ACC Description The contents of the specified Data Memory and the Accumulator are added. The result is stored in the Accumulator. Operation $ACC \leftarrow ACC + [m]$ Affected flag(s) OV, Z, AC, C **ADD A,x** Add immediate data to ACC Description The contents of the Accumulator and the specified immediate data are added. The result is stored in the Accumulator. Operation $ACC \leftarrow ACC + x$ Affected flag(s) OV, Z, AC, C **ADDM A,[m]** Add ACC to Data Memory Description The contents of the specified Data Memory and the Accumulator are added. The result is stored in the specified Data Memory. Operation $[m] \leftarrow ACC + [m]$ Affected flag(s) OV, Z, AC, C AND A,[m] Logical AND Data Memory to ACC Description Data in the Accumulator and the specified Data Memory perform a bitwise logical AND operation. The result is stored in the Accumulator. Operation $ACC \leftarrow ACC "AND" [m]$ Affected flag(s) Z AND A,x Logical AND immediate data to ACC Description Data in the Accumulator and the specified immediate data perform a bit wise logical AND operation. The result is stored in the Accumulator. Operation $ACC \leftarrow ACC$ "AND" x Affected flag(s) Z ANDM A,[m] Logical AND ACC to Data Memory Description Data in the specified Data Memory and the Accumulator perform a bitwise logical AND operation. The result is stored in the Data Memory. Operation $[m] \leftarrow ACC "AND" [m]$ Affected flag(s) Z CALL addr Subroutine call Description Unconditionally calls a subroutine at the specified address. The Program Counter then increments by 1 to obtain the address of the next instruction which is then pushed onto the stack. The specified address is then loaded and the program continues execution from this new address. As this instruction requires an additional operation, it is a two cycle instruction. Operation Stack $\leftarrow$ Program Counter + 1 Program Counter ← addr Affected flag(s) None **CLR [m]** Clear Data Memory Description Each bit of the specified Data Memory is cleared to 0. Operation $[m] \leftarrow 00H$ Affected flag(s) None CLR [m].i Clear bit of Data Memory Description Bit i of the specified Data Memory is cleared to 0. Operation [m].i $\leftarrow$ 0 Affected flag(s) None CLR WDT Clear Watchdog Timer Description The TO, PDF flags and the WDT are all cleared. Operation WDT cleared $TO \leftarrow 0$ $PDF \leftarrow 0$ Affected flag(s) TO, PDF CLR WDT1 Pre-clear Watchdog Timer Description The TO, PDF flags and the WDT are all cleared. Note that this instruction works in conjunction with CLR WDT2 and must be executed alternately with CLR WDT2 to have effect. Repetitively executing this instruction without alternately executing CLR WDT2 will have no effect. Operation WDT cleared $TO \leftarrow 0$ $PDF \leftarrow 0$ Affected flag(s) TO, PDF CLR WDT2 Pre-clear Watchdog Timer Description The TO, PDF flags and the WDT are all cleared. Note that this instruction works in conjunction with CLR WDT1 and must be executed alternately with CLR WDT1 to have effect. Repetitively executing this instruction without alternately executing CLR WDT1 will have no effect. Operation WDT cleared $TO \leftarrow 0$ $PDF \leftarrow 0$ Affected flag(s) TO, PDF **CPL [m]** Complement Data Memory Description Each bit of the specified Data Memory is logically complemented (1's complement). Bits which previously contained a 1 are changed to 0 and vice versa. Operation $[m] \leftarrow \overline{[m]}$ Affected flag(s) Z Rev. 2.00 178 May 16, 2023 **CPLA [m]** Complement Data Memory with result in ACC Description Each bit of the specified Data Memory is logically complemented (1's complement). Bits which previously contained a 1 are changed to 0 and vice versa. The complemented result is stored in the Accumulator and the contents of the Data Memory remain unchanged. Operation $ACC \leftarrow [m]$ Affected flag(s) Z **DAA [m]** Decimal-Adjust ACC for addition with result in Data Memory Description Convert the contents of the Accumulator value to a BCD (Binary Coded Decimal) value resulting from the previous addition of two BCD variables. If the low nibble is greater than 9 or if AC flag is set, then a value of 6 will be added to the low nibble. Otherwise the low nibble remains unchanged. If the high nibble is greater than 9 or if the C flag is set, then a value of 6 will be added to the high nibble. Essentially, the decimal conversion is performed by adding 00H, 06H, 60H or 66H depending on the Accumulator and flag conditions. Only the C flag may be affected by this instruction which indicates that if the original BCD sum is greater than 100, it allows multiple precision decimal addition. Operation $[m] \leftarrow ACC + 00H$ or $[m] \leftarrow ACC + 06H \text{ or}$ $[m] \leftarrow ACC + 60H \text{ or}$ $[m] \leftarrow ACC + 66H$ Affected flag(s) C **DEC [m]** Decrement Data Memory Description Data in the specified Data Memory is decremented by 1. Operation $[m] \leftarrow [m] - 1$ Affected flag(s) Z DECA [m] Decrement Data Memory with result in ACC Description Data in the specified Data Memory is decremented by 1. The result is stored in the Accumulator. The contents of the Data Memory remain unchanged. Operation $ACC \leftarrow [m] - 1$ Affected flag(s) Z **HALT** Enter power down mode Description This instruction stops the program execution and turns off the system clock. The contents of the Data Memory and registers are retained. The WDT and prescaler are cleared. The power down flag PDF is set and the WDT time-out flag TO is cleared. Operation $TO \leftarrow 0$ $PDF \leftarrow 1$ Affected flag(s) TO, PDF **INC [m]** Increment Data Memory Description Data in the specified Data Memory is incremented by 1. Operation $[m] \leftarrow [m] + 1$ Affected flag(s) Z **INCA [m]** Increment Data Memory with result in ACC Description Data in the specified Data Memory is incremented by 1. The result is stored in the Accumulator. The contents of the Data Memory remain unchanged. Operation $ACC \leftarrow [m] + 1$ Affected flag(s) Z JMP addr Jump unconditionally Description The contents of the Program Counter are replaced with the specified address. Program execution then continues from this new address. As this requires the insertion of a dummy instruction while the new address is loaded, it is a two cycle instruction. Operation Program Counter ← addr Affected flag(s) None MOV A,[m] Move Data Memory to ACC Description The contents of the specified Data Memory are copied to the Accumulator. Operation $ACC \leftarrow [m]$ Affected flag(s) None **MOV A,x** Move immediate data to ACC Description The immediate data specified is loaded into the Accumulator. Operation $ACC \leftarrow x$ Affected flag(s) None MOV [m],A Move ACC to Data Memory Description The contents of the Accumulator are copied to the specified Data Memory. Operation $[m] \leftarrow ACC$ Affected flag(s) None **NOP** No operation Description No operation is performed. Execution continues with the next instruction. Operation No operation Affected flag(s) None OR A,[m] Logical OR Data Memory to ACC Description Data in the Accumulator and the specified Data Memory perform a bitwise logical OR operation. The result is stored in the Accumulator. Operation $ACC \leftarrow ACC "OR" [m]$ Affected flag(s) Z **OR A,x** Logical OR immediate data to ACC Description Data in the Accumulator and the specified immediate data perform a bitwise logical OR operation. The result is stored in the Accumulator. Operation $ACC \leftarrow ACC "OR" x$ Affected flag(s) Z **ORM A,[m]** Logical OR ACC to Data Memory Description Data in the specified Data Memory and the Accumulator perform a bitwise logical OR operation. The result is stored in the Data Memory. Operation $[m] \leftarrow ACC "OR" [m]$ Affected flag(s) Z **RET** Return from subroutine Description The Program Counter is restored from the stack. Program execution continues at the restored address. Operation Program Counter ← Stack Affected flag(s) None Rev. 2.00 180 May 16, 2023 RET A,x Return from subroutine and load immediate data to ACC The Program Counter is restored from the stack and the Accumulator loaded with the specified Description immediate data. Program execution continues at the restored address. Operation Program Counter ← Stack $ACC \leftarrow x$ Affected flag(s) None **RETI** Return from interrupt Description The Program Counter is restored from the stack and the interrupts are re-enabled by setting the > EMI bit. EMI is the master interrupt global enable bit. If an interrupt was pending when the RETI instruction is executed, the pending Interrupt routine will be processed before returning to the main program. Program Counter ← Stack Operation $EMI \leftarrow 1$ Affected flag(s) None RL [m] Rotate Data Memory left Description The contents of the specified Data Memory are rotated left by 1 bit with bit 7 rotated into bit 0. $[m].(i+1) \leftarrow [m].i; (i = 0 \sim 6)$ Operation $[m].0 \leftarrow [m].7$ Affected flag(s) None RLA [m] Rotate Data Memory left with result in ACC The contents of the specified Data Memory are rotated left by 1 bit with bit 7 rotated into bit 0. Description The rotated result is stored in the Accumulator and the contents of the Data Memory remain unchanged. Operation $ACC.(i+1) \leftarrow [m].i; (i = 0 \sim 6)$ $ACC.0 \leftarrow [m].7$ Affected flag(s) None RLC [m] Rotate Data Memory left through Carry Description The contents of the specified Data Memory and the carry flag are rotated left by 1 bit. Bit 7 replaces the Carry bit and the original carry flag is rotated into bit 0. Operation $[m].(i+1) \leftarrow [m].i; (i = 0 \sim 6)$ $[m].0 \leftarrow C$ $C \leftarrow [m].7$ Affected flag(s) C RLCA [m] Rotate Data Memory left through Carry with result in ACC Description Data in the specified Data Memory and the carry flag are rotated left by 1 bit. Bit 7 replaces the Carry bit and the original carry flag is rotated into the bit 0. The rotated result is stored in the Accumulator and the contents of the Data Memory remain unchanged. Operation $ACC.(i+1) \leftarrow [m].i; (i = 0 \sim 6)$ $ACC.0 \leftarrow C$ $C \leftarrow [m].7$ $\mathbf{C}$ Affected flag(s) RR [m] Rotate Data Memory right Description The contents of the specified Data Memory are rotated right by 1 bit with bit 0 rotated into bit 7. Operation $[m].i \leftarrow [m].(i+1); (i = 0 \sim 6)$ $[m].7 \leftarrow [m].0$ Affected flag(s) None **RRA [m]** Rotate Data Memory right with result in ACC Description Data in the specified Data Memory and the carry flag are rotated right by 1 bit with bit 0 rotated into bit 7. The rotated result is stored in the Accumulator and the contents of the Data Memory remain unchanged. Operation ACC.i $\leftarrow$ [m].(i+1); (i = 0 $\sim$ 6) $ACC.7 \leftarrow [m].0$ Affected flag(s) None **RRC [m]** Rotate Data Memory right through Carry Description The contents of the specified Data Memory and the carry flag are rotated right by 1 bit. Bit 0 replaces the Carry bit and the original carry flag is rotated into bit 7. Operation $[m].i \leftarrow [m].(i+1); (i = 0 \sim 6)$ $[m].7 \leftarrow C$ $C \leftarrow [m].0$ Affected flag(s) C **RRCA [m]** Rotate Data Memory right through Carry with result in ACC Description Data in the specified Data Memory and the carry flag are rotated right by 1 bit. Bit 0 replaces the Carry bit and the original carry flag is rotated into bit 7. The rotated result is stored in the Accumulator and the contents of the Data Memory remain unchanged. Operation ACC.i $\leftarrow$ [m].(i+1); (i = 0 $\sim$ 6) $ACC.7 \leftarrow C$ $C \leftarrow [m].0$ Affected flag(s) C SBC A,[m] Subtract Data Memory from ACC with Carry Description The contents of the specified Data Memory and the complement of the carry flag are subtracted from the Accumulator. The result is stored in the Accumulator. Note that if the result of subtraction is negative, the C flag will be cleared to 0, otherwise if the result is positive or zero, the C flag will be set to 1. Operation $ACC \leftarrow ACC - [m] - \overline{C}$ Affected flag(s) OV, Z, AC, C **SBCM A,[m]** Subtract Data Memory from ACC with Carry and result in Data Memory Description The contents of the specified Data Memory and the complement of the carry flag are subtracted from the Accumulator. The result is stored in the Data Memory. Note that if the result of subtraction is negative, the C flag will be cleared to 0, otherwise if the result is positive or zero, the C flag will be set to 1. Operation $[m] \leftarrow ACC - [m] - \overline{C}$ Affected flag(s) OV, Z, AC, C **SDZ [m]** Skip if decrement Data Memory is 0 Description The contents of the specified Data Memory are first decremented by 1. If the result is 0 the following instruction is skipped. As this requires the insertion of a dummy instruction while the next instruction is fetched, it is a two cycle instruction. If the result is not 0 the program proceeds with the following instruction. Operation $[m] \leftarrow [m] - 1$ Skip if [m] = 0 Affected flag(s) None Rev. 2.00 182 May 16, 2023 **SDZA [m]** Skip if decrement Data Memory is zero with result in ACC Description The contents of the specified Data Memory are first decremented by 1. If the result is 0, the following instruction is skipped. The result is stored in the Accumulator but the specified Data Memory contents remain unchanged. As this requires the insertion of a dummy instruction while the next instruction is fetched, it is a two cycle instruction. If the result is not 0, the program proceeds with the following instruction. Operation $ACC \leftarrow [m] - 1$ Skip if ACC = 0 Affected flag(s) None SET [m] Set Data Memory Description Each bit of the specified Data Memory is set to 1. Operation $[m] \leftarrow FFH$ Affected flag(s) None **SET [m].i** Set bit of Data Memory Description Bit i of the specified Data Memory is set to 1. $\begin{array}{ll} \text{Operation} & \quad [m].i \leftarrow 1 \\ \text{Affected flag(s)} & \quad \text{None} \end{array}$ **SIZ [m]** Skip if increment Data Memory is 0 Description The contents of the specified Data Memory are first incremented by 1. If the result is 0, the following instruction is skipped. As this requires the insertion of a dummy instruction while the next instruction is fetched, it is a two cycle instruction. If the result is not 0 the program proceeds with the following instruction. Operation $[m] \leftarrow [m] + 1$ Skip if [m] = 0 Affected flag(s) None Skip if increment Data Memory is zero with result in ACC Description The contents of the specified Data Memory are first incremented by 1. If the result is 0, the following instruction is skipped. The result is stored in the Accumulator but the specified Data Memory contents remain unchanged. As this requires the insertion of a dummy instruction while the next instruction is fetched, it is a two cycle instruction. If the result is not 0 the program proceeds with the following instruction. Operation $ACC \leftarrow [m] + 1$ Skip if ACC = 0 Affected flag(s) None **SNZ** [m].i Skip if bit i of Data Memory is not 0 Description If bit i of the specified Data Memory is not 0, the following instruction is skipped. As this requires the insertion of a dummy instruction while the next instruction is fetched, it is a two cycle instruction. If the result is 0 the program proceeds with the following instruction. Operation Skip if [m]. $i \neq 0$ Affected flag(s) None SUB A,[m] Subtract Data Memory from ACC Description The specified Data Memory is subtracted from the contents of the Accumulator. The result is stored in the Accumulator. Note that if the result of subtraction is negative, the C flag will be cleared to 0, otherwise if the result is positive or zero, the C flag will be set to 1. Operation $ACC \leftarrow ACC - [m]$ Affected flag(s) OV, Z, AC, C **SUBM A,[m]** Subtract Data Memory from ACC with result in Data Memory Description The specified Data Memory is subtracted from the contents of the Accumulator. The result is stored in the Data Memory. Note that if the result of subtraction is negative, the C flag will be cleared to 0, otherwise if the result is positive or zero, the C flag will be set to 1. $\begin{array}{ll} \text{Operation} & & [m] \leftarrow ACC - [m] \\ \text{Affected flag(s)} & & \text{OV, Z, AC, C} \end{array}$ **SUB A,x** Subtract immediate data from ACC Description The immediate data specified by the code is subtracted from the contents of the Accumulator. The result is stored in the Accumulator. Note that if the result of subtraction is negative, the C flag will be cleared to 0, otherwise if the result is positive or zero, the C flag will be set to 1. Operation $ACC \leftarrow ACC - x$ Affected flag(s) OV, Z, AC, C **SWAP [m]** Swap nibbles of Data Memory Description The low-order and high-order nibbles of the specified Data Memory are interchanged. Operation $[m].3\sim[m].0 \leftrightarrow [m].7\sim[m].4$ Affected flag(s) None **SWAPA [m]** Swap nibbles of Data Memory with result in ACC Description The low-order and high-order nibbles of the specified Data Memory are interchanged. The result is stored in the Accumulator. The contents of the Data Memory remain unchanged. Operation $ACC.3 \sim ACC.0 \leftarrow [m].7 \sim [m].4$ $ACC.7 \sim ACC.4 \leftarrow [m].3 \sim [m].0$ Affected flag(s) None **SZ [m]** Skip if Data Memory is 0 Description If the contents of the specified Data Memory is 0, the following instruction is skipped. As this requires the insertion of a dummy instruction while the next instruction is fetched, it is a two cycle instruction. If the result is not 0 the program proceeds with the following instruction. Operation Skip if [m] = 0 Affected flag(s) None **SZA [m]** Skip if Data Memory is 0 with data movement to ACC Description The contents of the specified Data Memory are copied to the Accumulator. If the value is zero, the following instruction is skipped. As this requires the insertion of a dummy instruction while the next instruction is fetched, it is a two cycle instruction. If the result is not 0 the program proceeds with the following instruction. Operation $ACC \leftarrow [m]$ Skip if [m] = 0 Affected flag(s) None **SZ [m].i** Skip if bit i of Data Memory is 0 Description If bit i of the specified Data Memory is 0, the following instruction is skipped. As this requires the insertion of a dummy instruction while the next instruction is fetched, it is a two cycle instruction. If the result is not 0, the program proceeds with the following instruction. Operation Skip if [m].i = 0 Affected flag(s) None Rev. 2.00 184 May 16, 2023 **TABRD [m]** Read table to TBLH and Data Memory Description The low byte of the program code addressed by the table pointer (TBLP/TBHP) is moved to the specified Data Memory and the high byte moved to TBLH. Operation $[m] \leftarrow program code (low byte)$ TBLH ← program code (high byte) Affected flag(s) None XOR A,[m] Logical XOR Data Memory to ACC Description Data in the Accumulator and the specified Data Memory perform a bitwise logical XOR operation. The result is stored in the Accumulator. Operation $ACC \leftarrow ACC "XOR" [m]$ Affected flag(s) Z XORM A,[m] Logical XOR ACC to Data Memory Description Data in the specified Data Memory and the Accumulator perform a bitwise logical XOR operation. The result is stored in the Data Memory. Operation $[m] \leftarrow ACC "XOR" [m]$ Affected flag(s) Z XOR A,x Logical XOR immediate data to ACC Description Data in the Accumulator and the specified immediate data perform a bitwise logical XOR operation. The result is stored in the Accumulator. Operation $ACC \leftarrow ACC "XOR" x$ Affected flag(s) Z Rev. 2.00 185 May 16, 2023 ## **Package Information** Note that the package information provided here is for consultation purposes only. As this information may be updated at regular intervals users are reminded to consult the <u>Holtek website</u> for the latest version of the <u>package information</u>. Additional supplementary information with regard to packaging is listed below. Click on the relevant section to be transferred to the relevant website page. - Further Package Information (include Outline Dimensions, Product Tape and Reel Specifications) - Packing Meterials Information - · Carton information Rev. 2.00 186 May 16, 2023 # 20-pin SSOP (150mil) Outline Dimensions | Completed | Dimensions in inch | | | |-----------|--------------------|-----------|--------| | Symbol | Min. | Nom. | Max. | | A | _ | 0.236 BSC | _ | | В | _ | 0.155 BSC | _ | | С | 0.008 | _ | 0.012 | | C' | _ | 0.341 BSC | _ | | D | _ | _ | 0.069 | | E | _ | 0.025 BSC | _ | | F | 0.004 | _ | 0.0098 | | G | 0.016 | _ | 0.05 | | Н | 0.004 | _ | 0.01 | | α | 0° | _ | 8° | | Comple at | Dimensions in mm | | | |-----------|------------------|-----------|------| | Symbol | Min. | Nom. | Max. | | A | _ | 6.0 BSC | _ | | В | _ | 3.9 BSC | _ | | С | 0.20 | _ | 0.30 | | C' | _ | 8.66 BSC | _ | | D | _ | _ | 1.75 | | E | _ | 0.635 BSC | _ | | F | 0.10 | _ | 0.25 | | G | 0.41 | _ | 1.27 | | Н | 0.10 | _ | 0.25 | | α | 0° | _ | 8° | # 24-pin SSOP (150mil) Outline Dimensions | Sumb al | Dimensions in inch | | | |---------|--------------------|-----------|-------| | Symbol | Min. | Nom. | Max. | | A | _ | 0.236 BSC | _ | | В | _ | 0.154 BSC | _ | | С | 0.008 | _ | 0.012 | | C' | _ | 0.341 BSC | _ | | D | _ | _ | 0.069 | | E | _ | 0.025 BSC | _ | | F | 0.004 | _ | 0.010 | | G | 0.016 | _ | 0.050 | | Н | 0.004 | _ | 0.010 | | α | 0° | _ | 8° | | Comple at | Dimensions in mm | | | |-----------|------------------|-----------|------| | Symbol | Min. | Nom. | Max. | | A | _ | 6.000 BSC | _ | | В | _ | 3.900 BSC | _ | | С | 0.20 | _ | 0.30 | | C' | _ | 8.660 BSC | _ | | D | _ | _ | 1.75 | | E | _ | 0.635 BSC | _ | | F | 0.10 | _ | 0.25 | | G | 0.41 | _ | 1.27 | | Н | 0.10 | _ | 0.25 | | α | 0° | _ | 8° | Rev. 2.00 188 May 16, 2023 # 28-pin SSOP (150mil) Outline Dimensions | O. mah al | Dimensions in inch | | | |-----------|--------------------|-----------|-------| | Symbol | Min. | Nom. | Max. | | A | _ | 0.236 BSC | _ | | В | _ | 0.154 BSC | _ | | С | 0.008 | _ | 0.012 | | C' | _ | 0.390 BSC | _ | | D | _ | _ | 0.069 | | E | _ | 0.025 BSC | _ | | F | 0.004 | _ | 0.010 | | G | 0.016 | _ | 0.050 | | Н | 0.004 | _ | 0.010 | | α | 0° | _ | 8° | | Comple at | Dimensions in mm | | | |-----------|------------------|-----------|------| | Symbol | Min. | Nom. | Max. | | A | _ | 6.000 BSC | _ | | В | _ | 3.900 BSC | _ | | С | 0.20 | _ | 0.30 | | C' | _ | 9.900 BSC | _ | | D | _ | _ | 1.75 | | E | _ | 0.635 BSC | _ | | F | 0.10 | _ | 0.25 | | G | 0.41 | _ | 1.27 | | Н | 0.10 | _ | 0.25 | | α | 0° | _ | 8° | # SAW Type 20-pin QFN (4mm×4mm×0.75mm) Outline Dimensions | Complete I | | Dimensions in inch | | | |------------|-------|--------------------|-------|--| | Symbol | Min. | Nom. | Max. | | | А | 0.028 | 0.030 | 0.031 | | | A1 | 0.000 | 0.001 | 0.002 | | | A3 | _ | 0.008 REF | _ | | | b | 0.008 | 0.010 | 0.012 | | | D | _ | 0.157 BSC | _ | | | E | _ | 0.157 BSC | _ | | | е | _ | 0.020 BSC | _ | | | D2 | 0.075 | _ | 0.081 | | | E2 | 0.075 | _ | 0.081 | | | L | 0.012 | 0.016 | 0.020 | | | K | 0.008 | _ | _ | | | Symbol | Dimensions in mm | | | |--------|------------------|-----------|------| | | Min. | Nom. | Max. | | A | 0.70 | 0.75 | 0.80 | | A1 | 0.00 | 0.02 | 0.05 | | A3 | _ | 0.203 REF | _ | | b | 0.20 | 0.25 | 0.30 | | D | _ | 4.00 BSC | _ | | E | _ | 4.00 BSC | _ | | е | _ | 0.50 BSC | _ | | D2 | 1.90 | _ | 2.05 | | E2 | 1.90 | _ | 2.05 | | L | 0.30 | 0.40 | 0.50 | | K | 0.20 | _ | _ | Rev. 2.00 May 16, 2023 48-pin LQFP (7mm×7mm) Outline Dimensions | Symbol | Dimensions in inch | | | |--------|--------------------|-----------|-------| | Symbol | Min. | Nom. | Max. | | A | _ | 0.354 BSC | _ | | В | _ | 0.276 BSC | _ | | С | _ | 0.354 BSC | _ | | D | _ | 0.276 BSC | _ | | E | _ | 0.020 BSC | _ | | F | 0.007 | 0.009 | 0.011 | | G | 0.053 | 0.055 | 0.057 | | Н | _ | _ | 0.063 | | I | 0.002 | _ | 0.006 | | J | 0.018 | 0.024 | 0.030 | | K | 0.004 | _ | 0.008 | | α | 0° | _ | 7° | | Symbol | Dimensions in mm | | | |--------|------------------|----------|------| | | Min. | Nom. | Max. | | A | _ | 9.00 BSC | _ | | В | _ | 7.00 BSC | _ | | С | _ | 9.00 BSC | _ | | D | _ | 7.00 BSC | _ | | E | _ | 0.50 BSC | _ | | F | 0.17 | 0.22 | 0.27 | | G | 1.35 | 1.40 | 1.45 | | Н | _ | _ | 1.60 | | I | 0.05 | _ | 0.15 | | J | 0.45 | 0.60 | 0.75 | | K | 0.09 | _ | 0.20 | | α | 0° | _ | 7° | Rev. 2.00 191 May 16, 2023 Copyright<sup>©</sup> 2023 by HOLTEK SEMICONDUCTOR INC. All Rights Reserved. The information provided in this document has been produced with reasonable care and attention before publication, however, HOLTEK does not guarantee that the information is completely accurate. The information contained in this publication is provided for reference only and may be superseded by updates. HOLTEK disclaims any expressed, implied or statutory warranties, including but not limited to suitability for commercialization, satisfactory quality, specifications, characteristics, functions, fitness for a particular purpose, and non-infringement of any third-party's rights. HOLTEK disclaims all liability arising from the information and its application. In addition, HOLTEK does not recommend the use of HOLTEK's products where there is a risk of personal hazard due to malfunction or other reasons. HOLTEK hereby declares that it does not authorise the use of these products in life-saving, life-sustaining or safety critical components. Any use of HOLTEK's products in life-saving/sustaining or safety applications is entirely at the buyer's risk, and the buyer agrees to defend, indemnify and hold HOLTEK harmless from any damages, claims, suits, or expenses resulting from such use. The information provided in this document, including but not limited to the content, data, examples, materials, graphs, and trademarks, is the intellectual property of HOLTEK (and its licensors, where applicable) and is protected by copyright law and other intellectual property laws. No license, express or implied, to any intellectual property right, is granted by HOLTEK herein. HOLTEK reserves the right to revise the information described in the document at any time without prior notice. For the latest information, please contact us.